Patents by Inventor Debesh BHATTA

Debesh BHATTA has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11614763
    Abstract: An aspect of the disclosure relates to a reference voltage generator, including: a first field effect transistor (FET) including a first threshold voltage; a second FET including a second threshold voltage different than the first threshold voltage; a gate voltage generator coupled to gates of the first and second FETs; a first current source coupled in series with the first FET between first and second voltage rails; a second current source; and a first resistor coupled in series with the second current source and the second FET between the first and second voltage rails, wherein a reference voltage is generated across the first resistor.
    Type: Grant
    Filed: January 4, 2022
    Date of Patent: March 28, 2023
    Assignee: QUALCOMM INCORPORATED
    Inventors: Debesh Bhatta, Sulin Li, Shitong Zhao, Hui Wang, John Abcarius
  • Patent number: 11115036
    Abstract: An oscillator including a switched capacitor configured to generate a sawtooth or ramp voltage in response to a switched capacitor drive signal; a low pass filter (LPF) configured to filter the sawtooth or ramp voltage to generate a filtered voltage; a reference voltage generator configured to generate a reference voltage; an integrator configured to integrate a difference between the sawtooth or ramp voltage and the reference voltage to generate a frequency control signal; a voltage controlled oscillator (VCO) configured to generate a first clock based on the frequency control signal; a frequency divider configured to frequency divide the first clock to generate a second clock; and a switched capacitor driver configured to generate the switched capacitor drive signal in response to the second clock. The oscillator may also include a switched capacitor sampler to sample the sawtooth or ramp voltage, wherein the filtered voltage is based on the sampled voltage.
    Type: Grant
    Filed: August 12, 2020
    Date of Patent: September 7, 2021
    Assignee: QUALCOMM INCORPORATED
    Inventors: Shitong Zhao, Kevin Jia-Nong Wang, Shyam Sivakumar, Debesh Bhatta
  • Patent number: 10958279
    Abstract: Certain aspects of the present disclosure provide apparatus and techniques for digital-to-analog conversion. One example apparatus generally includes a first digital-to-analog converter (DAC) having an input coupled to a digital input node of the apparatus, a second DAC, a digital processor coupled between the digital input node and an input of the second DAC, and a combiner coupled to the first DAC and the second DAC.
    Type: Grant
    Filed: September 6, 2019
    Date of Patent: March 23, 2021
    Assignee: QUALCOMM Incorporated
    Inventors: Debesh Bhatta, Kevin Jia-Nong Wang, Karthik Nagarajan, John Abcarius, Andrew Weil, Christian Venerus, Jeffrey Mark Hinrichs
  • Publication number: 20210075434
    Abstract: Certain aspects of the present disclosure provide apparatus and techniques for digital-to-analog conversion. One example apparatus generally includes a first digital-to-analog converter (DAC) having an input coupled to a digital input node of the apparatus, a second DAC, a digital processor coupled between the digital input node and an input of the second DAC, and a combiner coupled to the first DAC and the second DAC.
    Type: Application
    Filed: September 6, 2019
    Publication date: March 11, 2021
    Inventors: Debesh BHATTA, Kevin Jia-Nong WANG, Karthik NAGARAJAN, John ABCARIUS, Andrew WEIL, Christian VENERUS, Jeffrey Mark HINRICHS
  • Publication number: 20200366305
    Abstract: Certain aspects of the present disclosure are directed to a digital-to-analog converter (DAC) system. The DAC system generally includes a first current-steering DAC having a positive output, a negative output, and a bypass output; a common-mode (CM) path coupled between the positive and negative outputs; and a CM current compensation path coupled to the CM path.
    Type: Application
    Filed: May 14, 2019
    Publication date: November 19, 2020
    Inventors: Andrew WEIL, Jaswinder SINGH, Debesh BHATTA, Haibo FEI
  • Patent number: 10840929
    Abstract: Certain aspects of the present disclosure are directed to a digital-to-analog converter (DAC) system. The DAC system generally includes a first current-steering DAC having a positive output, a negative output, and a bypass output; a common-mode (CM) path coupled between the positive and negative outputs; and a CM current compensation path coupled to the CM path.
    Type: Grant
    Filed: May 14, 2019
    Date of Patent: November 17, 2020
    Assignee: QUALCOMM Incorporated
    Inventors: Andrew Weil, Jaswinder Singh, Debesh Bhatta, Haibo Fei
  • Patent number: 10484027
    Abstract: In some aspects, a method for phase multiplexing includes receiving a plurality of phases, selecting one of the plurality of phases based on a select signal using a multiplexer, and outputting the selected one of the plurality of phases at an output of the multiplexer. The method also includes gating the output of the multiplexer during a glitch at the output of the multiplexer.
    Type: Grant
    Filed: January 30, 2017
    Date of Patent: November 19, 2019
    Assignee: Qualcomm Incorporated
    Inventors: Debesh Bhatta, Deping Huang, Jeffrey Mark Hinrichs
  • Patent number: 10411718
    Abstract: A method and apparatus for reducing the amount of jitter in a signal are disclosed. In one embodiment a feed-forward loop compares the edges of a reference clock and an input signal, converts a time difference of the compared edges into a voltage signal, and controls a time delay in a voltage controlled delay line in order to reduce or eliminate jitter.
    Type: Grant
    Filed: September 25, 2017
    Date of Patent: September 10, 2019
    Assignee: QUALCOMM Incorporated
    Inventors: Karthik Nagarajan, Chenling Huang, Debesh Bhatta
  • Publication number: 20190097640
    Abstract: A method and apparatus for reducing the amount of jitter in a signal are disclosed. In one embodiment a feed-forward loop compares the edges of a reference clock and an input signal, converts a time difference of the compared edges into a voltage signal, and controls a time delay in a voltage controlled delay line in order to reduce or eliminate jitter.
    Type: Application
    Filed: September 25, 2017
    Publication date: March 28, 2019
    Inventors: Karthik Nagarajan, Chenling Huang, Debesh Bhatta
  • Patent number: 10122370
    Abstract: A switched capacitor circuit includes a first capacitor coupled in series with a second capacitor in a first mode of operation across differential output terminals of a circuit. The first capacitor and the second capacitor are coupled in an anti-parallel layout in a second mode of operation. The switched capacitor circuit also includes a third capacitor coupled on a first side to a common node of the first capacitor and the second capacitor. The third capacitor is further coupled on a second side to a current source control voltage in the first mode of operation, and coupled between a bias reference voltage and a common mode reference voltage in the second mode of operation.
    Type: Grant
    Filed: March 2, 2017
    Date of Patent: November 6, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Debesh Bhatta, Jeffrey Mark Hinrichs, Wenjing Yin
  • Publication number: 20180138934
    Abstract: In some aspects, a method for phase multiplexing includes receiving a plurality of phases, selecting one of the plurality of phases based on a select signal using a multiplexer, and outputting the selected one of the plurality of phases at an output of the multiplexer. The method also includes gating the output of the multiplexer during a glitch at the output of the multiplexer.
    Type: Application
    Filed: January 30, 2017
    Publication date: May 17, 2018
    Inventors: Debesh Bhatta, Deping Huang, Jeffrey Mark Hinrichs
  • Publication number: 20180123602
    Abstract: A switched capacitor circuit includes a first capacitor coupled in series with a second capacitor in a first mode of operation across differential output terminals of a circuit. The first capacitor and the second capacitor are coupled in an anti-parallel layout in a second mode of operation. The switched capacitor circuit also includes a third capacitor coupled on a first side to a common node of the first capacitor and the second capacitor. The third capacitor is further coupled on a second side to a current source control voltage in the first mode of operation, and coupled between a bias reference voltage and a common mode reference voltage in the second mode of operation.
    Type: Application
    Filed: March 2, 2017
    Publication date: May 3, 2018
    Inventors: Debesh BHATTA, Jeffrey Mark HINRICHS, Wenjing YIN