Patents by Inventor Deepika Chandra

Deepika Chandra has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10915485
    Abstract: A circuit for asynchronous data transfer includes a slave device having an asynchronous slave clock for transferring data to a master device having a master clock. The slave clock is a non-continuous clock signal. The slave device includes a clock detection circuit, a register bank, a temporary storage register, and a datapath selector. The slave device receives a data transfer command from the master device. The clock detection circuit detects a presence of the slave clock signal and generates a sync signal. To transfer the data to the master device, the datapath selector selects one of the temporary storage register and the register bank based on the sync signal. The slave device ensures seamless data transfer to the master device regardless of the presence or absence of the slave clock signal.
    Type: Grant
    Filed: May 17, 2019
    Date of Patent: February 9, 2021
    Assignee: NXP USA, Inc.
    Inventors: Deepika Chandra, Ramesh M. Sangolli
  • Publication number: 20200371977
    Abstract: In a network having a master node and slave nodes connected in a daisy-chain configuration, the master transmits a chip select (CS) signal that selectively enables the slaves to perform network operations. The master controls multiple non-bypassed slaves to operate in a burst mode, where each of the multiple slaves reads or writes multiple sets of data within a single CS strobe. The non-bypassed slaves use the total number of slaves in the network (NUM_SLAVES) to determine when to operate in burst mode. The network supports operations in which the master determines and then serially broadcasts NUM_SLAVES to the slaves. The network also supports bypass-slave operations that bypass individual slaves and single-slave operations. The network can read and/or write data faster than conventional SPI daisy-chain networks.
    Type: Application
    Filed: May 20, 2019
    Publication date: November 26, 2020
    Inventors: Ramesh M. Sangolli, Deepika Chandra
  • Publication number: 20200364174
    Abstract: A circuit for asynchronous data transfer includes a slave device having an asynchronous slave clock for transferring data to a master device having a master clock. The slave clock is a non-continuous clock signal. The slave device includes a clock detection circuit, a register bank, a temporary storage register, and a datapath selector. The slave device receives a data transfer command from the master device. The clock detection circuit detects a presence of the slave clock signal and generates a sync signal. To transfer the data to the master device, the datapath selector selects one of the temporary storage register and the register bank based on the sync signal. The slave device ensures seamless data transfer to the master device regardless of the presence or absence of the slave clock signal.
    Type: Application
    Filed: May 17, 2019
    Publication date: November 19, 2020
    Inventors: Deepika Chandra, Ramesh M. Sangolli
  • Patent number: 8975921
    Abstract: A synchronous clock multiplexer circuit detects the presence of an input clock signal whenever an input select signal changes state to select the input clock signal, and generates an output select signal, which is then used instead of the input select signal for selecting an input clock signal as an output clock signal. The output select signal stays in a logic high state to select a second input clock signal when the input select signal transitions from high to low to select a first input clock signal but the first input clock signal is not present. The output select signal stays in a logic low state to select the first input clock signal when the input select signal transitions from low to high to select the second input clock signal but the second input clock signal is not present.
    Type: Grant
    Filed: December 9, 2013
    Date of Patent: March 10, 2015
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Ramesh M. Sangolli, Sanjay J. Arya, Deepika Chandra