Patents by Inventor Dennis Okumu Ouma

Dennis Okumu Ouma has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6683382
    Abstract: A semiconductor device with an interconnect layer having a plurality of layout regions of active interconnects and dummy fills for uniform planarization. In one embodiment, the device will have at least one interconnect layer with a plurality of layout regions overlying the semiconductor substrate. Each layout region will comprise an active interconnect feature region and a dummy fill feature region adjacent thereto for facilitating uniformity of planarization during manufacturing. Each dummy fill region in each layout region will have a different density with respect to other dummy fill regions in other layout regions, so that the combined density of the active interconnect feature region and the dummy fill feature region in a layout region will be substantially uniform with respect to a similar combined density in each of the other layout regions.
    Type: Grant
    Filed: May 16, 2002
    Date of Patent: January 27, 2004
    Assignee: Agere Systems Inc.
    Inventors: Donald Thomas Cwynar, Sudhanshu Misra, Dennis Okumu Ouma, Vivek Saxena, John Michael Sharpe
  • Publication number: 20020162082
    Abstract: A method for making a layout for an interconnect layer of a semiconductor device to facilitate uniformity of planarization during manufacture of the semiconductor device includes determining an active interconnect feature density for each of a plurality of layout regions of the interconnect layout. The method further includes adding dummy fill features to each layout region to obtain a desired density of active interconnect features and dummy fill features to facilitate uniformity of planarization during manufacturing of the semiconductor device. By adding dummy fill features to obtain a desired density of active interconnect features and dummy fill features, dummy fill features are not unnecessarily added, and each layout region has a uniform density.
    Type: Application
    Filed: May 16, 2002
    Publication date: October 31, 2002
    Inventors: Donald Thomas Cwynar, Sudhanshu Misra, Dennis Okumu Ouma, Vivek Saxena, John Michael Sharpe
  • Patent number: 6436807
    Abstract: A method for making a layout for an interconnect layer of a semiconductor device to facilitate uniformity of planarization during manufacture of the semiconductor device includes determining an active interconnect feature density for each of a plurality of layout regions of the interconnect layout. The method further includes adding dummy fill features to each layout region to obtain a desire density of active interconnect features and dummy fill features to facilitate uniformity of planarization during manufacturing of the semiconductor device. By adding dummy fill features to obtain a desired density of active interconnect features and dummy fill features, dummy fill features are not unnecessarily added, and each layout region has a uniform density.
    Type: Grant
    Filed: January 18, 2000
    Date of Patent: August 20, 2002
    Assignee: Agere Systems Guardian Corp.
    Inventors: Donald Thomas Cwynar, Sudhanshu Misra, Dennis Okumu Ouma, Vivek Saxena, John Michael Sharpe