Patents by Inventor Denny Yuen

Denny Yuen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040232951
    Abstract: A detector circuit for determining whether synchronization lock has been optimally achieved in feedback-type control systems. The detector circuit evaluates an error signal developed by a phase/frequency detector and compares the absolute magnitude of the error signal to a first threshold signal corresponding to a magnitude metric. When the value of the error signal is less than the magnitude threshold value, an event signal initiates a time interval counter which continues counting so long as the error signal remains below the magnitude threshold value. The time interval counter continues until it counts to a second threshold value corresponding to a timing metric. At this point, synchronization lock is declared.
    Type: Application
    Filed: June 30, 2004
    Publication date: November 25, 2004
    Applicant: Broadcom Corporation
    Inventors: Loke Kun Tan, Farzad Etemadi, Denny Yuen, Shauhyurn (Sean) Tsai
  • Patent number: 6803828
    Abstract: A detector circuit for determining whether synchronization lock has been optimally achieved in feedback-type control systems. The detector circuit evaluates an error signal developed by a phase/frequency detector and compares the absolute magnitude of the error signal to a first threshold signal corresponding to a magnitude metric. When the value of the error signal is less than the magnitude threshold value, an event signal initiates a time interval counter which continues counting so long as the error signal remains below the magnitude threshold value. The time interval counter continues until it counts to a second threshold value corresponding to a timing metric. At this point, synchronization lock is declared.
    Type: Grant
    Filed: May 9, 2003
    Date of Patent: October 12, 2004
    Assignee: Broadcom Corporation
    Inventors: Loke Kun Tan, Farzad Etemadi, Denny Yuen, Shauhyurn Tsai
  • Publication number: 20030197565
    Abstract: A detector circuit for determining whether synchronization lock has been optimally achieved in feedback-type control systems. The detector circuit evaluates an error signal developed by a phase/frequency detector and compares the absolute magnitude of the error signal to a first threshold signal corresponding to a magnitude metric. When the value of the error signal is less than the magnitude threshold value, an event signal initiates a time interval counter which continues counting so long as the error signal remains below the magnitude threshold value. The time interval counter continues until it counts to a second threshold value corresponding to a timing metric. At this point, synchronization lock is declared.
    Type: Application
    Filed: May 9, 2003
    Publication date: October 23, 2003
    Inventors: Loke Kun Tan, Farzad Etemadi, Denny Yuen, Shauhyurn (Sean) Tsai
  • Patent number: 6580328
    Abstract: A detector circuit for determining whether synchronization lock has been optimally achieved in feedback-type control systems. The detector circuit evaluates an error signal developed by a phase/frequency detector and compares the absolute magnitude of the error signal to a first threshold signal corresponding to a magnitude metric. When the value of the error signal is less than the magnitude threshold value, an event signal initiates a time interval counter which continues counting so long as the error signal remains below the magnitude threshold value. The time interval counter continues until it counts to a second threshold value corresponding to a timing metric. At this point, synchronization lock is declared.
    Type: Grant
    Filed: February 27, 2001
    Date of Patent: June 17, 2003
    Assignee: Broadcom Corporation
    Inventors: Loke Kun Tan, Farzad Etemadi, Denny Yuen, Shauhyarn (Sean) Tsai
  • Publication number: 20010024142
    Abstract: A detector circuit for determining whether synchronization lock has been optimally achieved in feedback-type control systems. The detector circuit evaluates an error signal developed by a phase/frequency detector and compares the absolute magnitude of the error signal to a first threshold signal corresponding to a magnitude metric. When the value of the error signal is less than the magnitude threshold value, an event signal imitates a time interval counter which continues counting so long as the error signal remains below the magnitude threshold value. The time interval counter continues until it counts to a second threshold value corresponding to a timing metric. At this point, synchronization lock is declared.
    Type: Application
    Filed: February 27, 2001
    Publication date: September 27, 2001
    Inventors: Loke Kun Tan, Farzad Etemadi, Denny Yuen, Shauhyurn Sean Tsai
  • Patent number: 6211742
    Abstract: A detector circuit for determining whether synchronization lock has been optimally achieved in feedback-type control systems. The detector circuit evaluates an error signal developed by a phase/frequency detector and compares the absolute magnitude of the error signal to a first threshold signal corresponding to a magnitude metric. When the value of the error signal is less than the magnitude threshold value, an event signal initiates a time interval counter which continues counting so long as the error signal remains below the magnitude threshold value. The time interval counter continues until it counts to a second threshold value corresponding to a timing metric. At this point, synchronization lock is declared.
    Type: Grant
    Filed: November 3, 1999
    Date of Patent: April 3, 2001
    Assignee: Broadcom Corporation
    Inventors: Loke Kun Tan, Farzad Etemadi, Denny Yuen, Shauhyarn Shaun Tsai