Patents by Inventor Dian Han Liu

Dian Han Liu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230343651
    Abstract: The invention provides a semiconductor manufacturing process, which comprises the following steps: using a computer system to define plurality of shots on a wafer range, distributing a plurality of observation points in each shot, finding out parts of incomplete shots from all of the shots, calculating the number of observation points in each incomplete shot, eliminating the incomplete shots with the number less than 3 observation points, counting all observation points in the remaining incomplete shots, and deleting a part of observation points until the total number of observation points meets a preset total number, and uniformly distributing all observation points, and performing an overlay measurement step on the remaining observation points to generate an offset vector map.
    Type: Application
    Filed: May 24, 2022
    Publication date: October 26, 2023
    Applicant: United Semiconductor (Xiamen) Co., Ltd.
    Inventors: Dian Han Liu, Yuan-Chi Pai, WEN YI TAN
  • Publication number: 20230288346
    Abstract: A method for aligning to a pattern on a wafer is disclosed. The method includes the steps of obtaining a first inline image from a first sample wafer, obtaining a first contour pattern of an alignment mark pattern from the first inline image, using the first contour pattern to generate a first synthetic image in black and white pixels of only two grayscale levels, using the first synthetic image as a reference to recognize the alignment mark pattern on a tested wafer, and aligning to a tested pattern on the tested wafer according to a position of the alignment mark pattern on the tested wafer and a coordinate information.
    Type: Application
    Filed: May 16, 2023
    Publication date: September 14, 2023
    Applicant: United Semiconductor (Xiamen) Co., Ltd.
    Inventors: Dian Han Liu, Maohua Ren, Yuan-Chi Pai, Wen Yi TAN
  • Patent number: 11692946
    Abstract: A method for aligning to a pattern on a wafer is disclosed. The method includes the steps of obtaining a first inline image from a first sample wafer, obtaining a first contour pattern of an alignment mark pattern from the first inline image, using the first contour pattern to generate a first synthetic image in black and white pixels, using the first synthetic image as a reference to recognize the alignment mark pattern on a tested wafer, and aligning to a tested pattern on the tested wafer according to a position of the alignment mark pattern on the tested wafer and a coordinate information.
    Type: Grant
    Filed: May 12, 2021
    Date of Patent: July 4, 2023
    Assignee: United Semiconductor (Xiamen) Co., Ltd.
    Inventors: Dian Han Liu, Maohua Ren, Yuan-Chi Pai, Wen Yi Tan
  • Publication number: 20220299448
    Abstract: A method for aligning to a pattern on a wafer is disclosed. The method includes the steps of obtaining a first inline image from a first sample wafer, obtaining a first contour pattern of an alignment mark pattern from the first inline image, using the first contour pattern to generate a first synthetic image in black and white pixels, using the first synthetic image as a reference to recognize the alignment mark pattern on a tested wafer, and aligning to a tested pattern on the tested wafer according to a position of the alignment mark pattern on the tested wafer and a coordinate information.
    Type: Application
    Filed: May 12, 2021
    Publication date: September 22, 2022
    Inventors: Dian Han Liu, MAOHUA REN, Yuan-Chi Pai, WEN YI TAN