Patents by Inventor Dileep Kurian

Dileep Kurian has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230100228
    Abstract: Embodiments disclosed herein include dies and die modules. In an embodiment, a die comprises a substrate with a first surface and a second surface opposite from the first surface. In an embodiment the substrate comprises a semiconductor material. In an embodiment, first bumps with a first pitch are on the first surface of the substrate. In an embodiment, a first layer surrounds the first bumps, where the first layer comprises a dielectric material. In an embodiment, second bumps with a second pitch are on the substrate. In an embodiment, the second pitch is greater than the first pitch. In an embodiment, a second layer surrounds the second bumps, where the second layer comprises a dielectric material.
    Type: Application
    Filed: September 24, 2021
    Publication date: March 30, 2023
    Inventors: Gerald PASDAST, Sathya Narasimman TIAGARAJ, Adel A. ELSHERBINI, Tanay KARNIK, Dileep KURIAN, Julien SEBOT
  • Publication number: 20230077750
    Abstract: Embodiments disclosed herein include die modules. In an embodiment, a die module comprises a plurality of first dies, and a second die under the plurality of first dies. In an embodiment, the second die is coupled to individual ones of the plurality of first dies. In an embodiment, the second die comprises a plurality of mesh stops, and conductive routing to electrically couple the mesh stops together.
    Type: Application
    Filed: September 13, 2021
    Publication date: March 16, 2023
    Inventors: Tanay KARNIK, Dileep KURIAN, Bradley JACKSON, Srivatsa RANGACHAR SRINIVASA, Jainaveen SUNDARAM PRIYA, Adel A. ELSHERBINI
  • Publication number: 20220319162
    Abstract: Methods, apparatus, systems, and articles of manufacture providing a Bayesian compute unit with reconfigurable sampler and methods and apparatus to operate the same are disclosed. An example apparatus includes a number generator to generate a sequence of numbers; a multiplier to generate a plurality of products by multiplying respective numbers of the sequence of the numbers by a variance value; and an adder to generate a plurality of weights by adding a mean value to the plurality of products, the plurality of weights corresponding to a single probability distribution.
    Type: Application
    Filed: June 21, 2022
    Publication date: October 6, 2022
    Inventors: Srivatsa Rangachar Srinivasa, Tanay Karnik, Dileep Kurian, Ranganath Krishnan, Jainaveen Sundaram Priya, Indranil Chakraborty
  • Publication number: 20220113977
    Abstract: Apparatus and method for correcting quantum bit states. For example, one embodiment of an apparatus comprises: a phase error evaluator to evaluate a quantum instruction sequence of a quantum program to determine accumulated phase error; phase correction hardware logic to insert one or more phase correction instructions into the quantum instruction sequence to generate a modified quantum instruction sequence to correct the accumulated phase error; and wherein the modified quantum instruction sequence or a translated version thereof is to be executed by a qubit controller chip.
    Type: Application
    Filed: October 14, 2020
    Publication date: April 14, 2022
    Inventors: Ilya Klochkov, Sushil Subramanian, Dileep Kurian, Saksham Soni, Venkataramana Parvatha
  • Publication number: 20220012570
    Abstract: Methods, apparatus, systems, and articles of manufacture providing a Bayesian compute unit with reconfigurable sampler and methods and apparatus to operate the same are disclosed. An example apparatus includes a processor element to generate (a) a first element by applying a mean value to an activation and (b) a second element by applying a variance value to a square of the activation, the mean value and the variance value corresponding to a single probability distribution; a programmable sampling unit to: generate a pseudo random number; and generate an output based on the pseudo random number, the first element, and the second element, wherein the output corresponds to the single probability distribution; and output memory to store the output.
    Type: Application
    Filed: September 23, 2021
    Publication date: January 13, 2022
    Inventors: Srivatsa Rs, Indranil Chakraborty, Ranganath Krishnan, Uday A Korat, Muluken Hailesellasie, Jainaveen Sundaram Priya, Deepak Dasalukunte, Dileep Kurian, Tanay Karnik
  • Patent number: 10379592
    Abstract: The present disclosure provides for the management of power of a NZE IoT device. Managing power can include receiving the one or more asynchronous events from the asynchronous event system, determining if any of the one or more asynchronous events meet a respective charge qualification, generating the power-on command for the power-managed compute system if any of the one or more asynchronous events meet the respective charge qualification, and waiting for a power source to reach a threshold associated with the respective charge qualification if any of the one or more asynchronous events do not meet the respective charge qualification.
    Type: Grant
    Filed: March 17, 2017
    Date of Patent: August 13, 2019
    Assignee: INTEL CORPORATION
    Inventors: Dileep Kurian, Tanay Karnik, David Arditti Ilitzky, Ankit Gupta, Sriram Kabisthalam Muthukumar, Vaibhav Vaidya, Suhwan Kim, Christopher Schaef, Ilya Klochkov
  • Publication number: 20180267591
    Abstract: The present disclosure provides for the management of power of a NZE IoT device. Managing power can include receiving the one or more asynchronous events from the asynchronous event system, determining if any of the one or more asynchronous events meet a respective charge qualification, generating the power-on command for the power-managed compute system if any of the one or more asynchronous events meet the respective charge qualification, and waiting for a power source to reach a threshold associated with the respective charge qualification if any of the one or more asynchronous events do not meet the respective charge qualification.
    Type: Application
    Filed: March 17, 2017
    Publication date: September 20, 2018
    Applicant: INTEL CORPORATION
    Inventors: Dileep Kurian, Tanay Karnik, David Arditti Ilitzky, Ankit Gupta, Sriram Kabisthalam Muthukumar, Vaibhav Vaidya, Suhwan Kim, Christopher Schaef, Ilya Klochkov
  • Publication number: 20170123979
    Abstract: Devices and systems for managing partial cache misses in multiple cache lines of a memory cache are disclosed and described, including associated methods.
    Type: Application
    Filed: October 28, 2015
    Publication date: May 4, 2017
    Applicant: INTEL CORPORATION
    Inventors: Ambili V, Dileep Kurian