Patents by Inventor Dimitri Antoniadis

Dimitri Antoniadis has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11303316
    Abstract: An apparatus and method for wireless communication, and a method of fabricating the apparatus. The apparatus comprises two or more transceiver array groups, each transceiver array group comprising one or more radio frequency, RF, circuits, and one or more RF front end, RF FE, circuits; wherein the transceiver array groups are configured to operate at different frequencies; wherein the transceiver array groups are configured to be connected to one corresponding digital baseband processor; and wherein the transceiver array groups comprise at least one first transceiver array group configured to operate at cm wavelength or larger. Preferably, the transceiver array groups comprise at least one second transceiver array group configured to operate at mm wavelength.
    Type: Grant
    Filed: May 10, 2019
    Date of Patent: April 12, 2022
    Assignees: Nanyang Technological University, Massachusetts Institute of Technology
    Inventors: Pilsoon Choi, Dimitri Antoniadis, Chirn Chye Boon, Eugene A. Fitzgerald
  • Publication number: 20210250057
    Abstract: An apparatus and method for wireless communication, and a method of fabricating the apparatus. The apparatus comprises two or more transceiver array groups, each transceiver array group comprising one or more radio frequency, RF, circuits, and one or more RF front end, RF FE, circuits; wherein the transceiver array groups are configured to operate at different frequencies; wherein the transceiver array groups are configured to be connected to one corresponding digital baseband processor; and wherein the transceiver array groups comprise at least one first transceiver array group configured to operate at cm wavelength or larger. Preferably, the transceiver array groups comprise at least one second transceiver array group configured to operate at mm wavelength.
    Type: Application
    Filed: May 10, 2019
    Publication date: August 12, 2021
    Applicants: Nanyang Technological University, Massachusetts Institute of Technology
    Inventors: Pilsoon Choi, Dimitri Antoniadis, Chirn Chye Boon, Eugene Fitzgerald
  • Patent number: 7390701
    Abstract: A multiple-gate FET structure includes a semiconductor substrate. A gate region is formed on the semiconductor substrate. The gate region comprises a gate portion and a channel portion. The gate portion has at least two opposite vertical surfaces adjacent to the channel portion. A source region abuts the gate region at one end, and a drain diffusion region abuts the gate region at the other end.
    Type: Grant
    Filed: March 23, 2005
    Date of Patent: June 24, 2008
    Assignee: Massachusetts Institute of Technology
    Inventors: Zhiyuan Cheng, Eugene A. Fitzgerald, Dimitri Antoniadis
  • Patent number: 7348259
    Abstract: A method of fabricating a semiconductor structure. According to one aspect of the invention, on a first semiconductor substrate, a first compositionally graded Si1-xGex buffer is deposited where the Ge composition x is increasing from about zero to a value less than about 20%. Then a first etch-stop Si1-yGey layer is deposited where the Ge composition y is larger than about 20% so that the layer is an effective etch-stop. A second etch-stop layer of strained Si is then grown. The deposited layer is bonded to a second substrate. After that the first substrate is removed to release said first etch-stop S1-yGey layer. The remaining structure is then removed in another step to release the second etch-stop layer. According to another aspect of the invention, a semiconductor structure is provided. The structure has a layer in which semiconductor devices are to be formed.
    Type: Grant
    Filed: January 3, 2005
    Date of Patent: March 25, 2008
    Assignee: Massachusetts Institute of Technology
    Inventors: Zhiyuan Cheng, Eugene A. Fitzgerald, Dimitri A. Antoniadis
  • Patent number: 7304336
    Abstract: A multiple-gate FET structure includes a semiconductor substrate. A gate region is formed on the semiconductor substrate. The gate region comprises a gate portion and a channel portion. The gate portion has at least two opposite vertical surfaces adjacent to the channel portion. A source region abuts the gate region at one end, and a drain diffusion region abuts the gate region at the other end.
    Type: Grant
    Filed: February 13, 2004
    Date of Patent: December 4, 2007
    Assignee: Massachusetts Institute of Technology
    Inventors: Zhiyuan Cheng, Eugene A. Fitzgerald, Dimitri Antoniadis
  • Patent number: 7074655
    Abstract: In forming an electronic device, a semiconductor layer is pre-doped and a dopant distribution anneal is performed prior to gate definition. Alternatively, the gate is formed from a metal. Subsequently formed shallow sources and drains, therefore, are not affected by the gate annealing step.
    Type: Grant
    Filed: September 28, 2005
    Date of Patent: July 11, 2006
    Assignee: AmberWave Systems Corporation
    Inventors: Anthony J. Lochtefeld, Dimitri Antoniadis, Matthew T. Currie
  • Publication number: 20060024869
    Abstract: In forming an electronic device, a semiconductor layer is pre-doped and a dopant distribution anneal is performed prior to gate definition. Alternatively, the gate is formed from a metal. Subsequently formed shallow sources and drains, therefore, are not affected by the gate annealing step.
    Type: Application
    Filed: September 28, 2005
    Publication date: February 2, 2006
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony Lochtefeld, Dimitri Antoniadis, Matthew Currie
  • Patent number: 6991972
    Abstract: In forming an electronic device, a semiconductor layer is pre-doped and a dopant distribution anneal is performed prior to gate definition. Alternatively, the gate is formed from a metal. Subsequently formed shallow sources and drains, therefore, are not affected by the gate annealing step.
    Type: Grant
    Filed: October 22, 2003
    Date of Patent: January 31, 2006
    Assignee: AmberWave Systems Corporation
    Inventors: Anthony J. Lochtefeld, Dimitri Antoniadis, Matthew T. Currie
  • Publication number: 20050274978
    Abstract: Strained Si/strained SiGe dual-channel layer substrate provides mobility advantage and when used as a CMOS substrate enables single workfunction metal-gate electrode technology. A single metal electrode with workfunction of 4.5 eV produces near ideal CMOS performance on a dual-channel layer substrate that consists sequentially of a silicon wafer, an epitaxially grown 30% Ge relaxed SiGe layer, a compressively strained 60% Ge layer, and a tensile-strained Si cap layer.
    Type: Application
    Filed: May 26, 2005
    Publication date: December 15, 2005
    Inventors: Dimitri Antoniadis, Judy Hoyt, Jongwan Jung, Shaofeng Yu
  • Publication number: 20050202604
    Abstract: A multiple-gate FET structure includes a semiconductor substrate. A gate region is formed on the semiconductor substrate. The gate region comprises a gate portion and a channel portion. The gate portion has at least two opposite vertical surfaces adjacent to the channel portion. A source region abuts the gate region at one end, and a drain diffusion region abuts the gate region at the other end.
    Type: Application
    Filed: March 23, 2005
    Publication date: September 15, 2005
    Inventors: Zhiyuan Cheng, Eugene Fitzgerald, Dimitri Antoniadis
  • Patent number: 6940089
    Abstract: A method of fabricating a semiconductor structure. According to one aspect of the invention, on a first semiconductor substrate, a first compositionally graded Si1-xGex buffer is deposited where the Ge composition x is increasing from about zero to a value less than about 20%. Then a first etch-stop Si1-yGey layer is deposited where the Ge composition y is larger than about 20% so that the layer is an effective etch-stop. A second etch-stop layer of strained Si is then grown. The deposited layer is bonded to a second substrate. After that the first substrate is removed to release said first etch-stop Si1-yGey layer. The remaining structure is then removed in another step to release the second etch-stop layer. According to another aspect of the invention, a semiconductor structure is provided. The structure has a layer in which semiconductor devices are to be formed.
    Type: Grant
    Filed: April 4, 2002
    Date of Patent: September 6, 2005
    Assignee: Massachusetts Institute of Technology
    Inventors: Zhiyuan Cheng, Eugene A. Fitzgerald, Dimitri A. Antoniadis
  • Patent number: 6921914
    Abstract: A process for producing monocrystalline semiconductor layers. In an exemplary embodiment, a graded Si1-xGex (x increases from 0 to y) is deposited on a first silicon substrate, followed by deposition of a relaxed Si1-yGey layer, a thin strained Si1-zGez layer and another relaxed Si1-yGey layer. Hydrogen ions are then introduced into the strained SizGez layer. The relaxed Si1-yGey layer is bonded to a second oxidized substrate. An annealing treatment splits the bonded pair at the strained Si layer, such that the second relaxed Si1-yGey layer remains on the second substrate. In another exemplary embodiment, a graded Si1-xGex is deposited on a first silicon substrate, where the Ge concentration x is increased from 0 to 1. Then a relaxed GaAs layer is deposited on the relaxed Ge buffer. As the lattice constant of GaAs is close to that of Ge, GaAs has high quality with limited dislocation defects. Hydrogen ions are introduced into the relaxed GaAs layer at the selected depth.
    Type: Grant
    Filed: March 17, 2004
    Date of Patent: July 26, 2005
    Assignee: Massachusetts Institute of Technology
    Inventors: Zhi-Yuan Cheng, Eugene A. Fitzgerald, Dimitri A. Antoniadis, Judy L. Hoyt
  • Publication number: 20050136624
    Abstract: A method of fabricating a semiconductor structure. According to one aspect of the invention, on a first semiconductor substrate, a first compositionally graded Si1-xGex buffer is deposited where the Ge composition x is increasing from about zero to a value less than about 20%. Then a first etch-stop Si1-yGey layer is deposited where the Ge composition y is larger than about 20% so that the layer is an effective etch-stop. A second etch-stop layer of strained Si is then grown. The deposited layer is bonded to a second substrate. After that the first substrate is removed to release said first etch-stop S1-yGey layer. The remaining structure is then removed in another step to release the second etch-stop layer. According to another aspect of the invention, a semiconductor structure is provided. The structure has a layer in which semiconductor devices are to be formed.
    Type: Application
    Filed: January 3, 2005
    Publication date: June 23, 2005
    Applicant: Massachusetts Institute of Technology
    Inventors: Zhiyuan Cheng, Eugene Fitzgerald, Dimitri Antoniadis
  • Publication number: 20050009288
    Abstract: A process for producing monocrystalline semiconductor layers. In an exemplary embodiment, a graded Si1-xGex (x increases from 0 to y) is deposited on a first silicon substrate, followed by deposition of a relaxed Si1-yGey layer, a thin strained Si1-zGez layer and another relaxed Si1-yGey layer. Hydrogen ions are then introduced into the strained SizGez layer. The relaxed Si1-yGey layer is bonded to a second oxidized substrate. An annealing treatment splits the bonded pair at the strained Si layer, such that the second relaxed Si1-yGey layer remains on the second substrate. In another exemplary embodiment, a graded SixGex is deposited on a first silicon substrate, where the Ge concentration x is increased from 0 to 1. Then a relaxed GaAs layer is deposited on the relaxed Ge buffer. As the lattice constant of GaAs is close to that of Ge, GaAs has high quality with limited dislocation defects. Hydrogen ions are introduced into the relaxed GaAs layer at the selected depth.
    Type: Application
    Filed: March 17, 2004
    Publication date: January 13, 2005
    Applicant: Massachusetts Institute of Technology
    Inventors: Zhi-Yuan Cheng, Eugene Fitzgerald, Dimitri Antoniadis, Judy Hoyt
  • Publication number: 20040227187
    Abstract: A multiple-gate FET structure includes a semiconductor substrate. A gate region is formed on the semiconductor substrate. The gate region comprises a gate portion and a channel portion. The gate portion has at least two opposite vertical surfaces adjacent to the channel portion. A source region abuts the gate region at one end, and a drain diffusion region abuts the gate region at the other end.
    Type: Application
    Filed: February 13, 2004
    Publication date: November 18, 2004
    Inventors: Zhiyuan Cheng, Eugene A. Fitzgerald, Dimitri Antoniadis
  • Publication number: 20040173791
    Abstract: A process for producing monocrystalline semiconductor layers. In an exemplary embodiment, a graded Si1-xGex (x increases from 0 to y) is deposited on a first silicon substrate, followed by deposition of a relaxed Si1-yGey layer, a thin strained Si1-zGez layer and another relaxed Si1-yGey layer. Hydrogen ions are then introduced into the strained SizGez layer. The relaxed Si1-yGey layer is bonded to a second oxidized substrate. An annealing treatment splits the bonded pair at the strained Si layer, such that the second relaxed Si1-yGey layer remains on the second substrate. In another exemplary embodiment, a graded Si1-xGex is deposited on a first silicon substrate, where the Ge concentration x is increased from 0 to 1. Then a relaxed GaAs layer is deposited on the relaxed Ge buffer. As the lattice constant of GaAs is close to that of Ge, GaAs has high quality with limited dislocation defects. Hydrogen ions are introduced into the relaxed GaAs layer at the selected depth.
    Type: Application
    Filed: March 17, 2004
    Publication date: September 9, 2004
    Applicant: Massachusetts Institute of Technology
    Inventors: Zhi-Yuan Cheng, Eugene A. Fitzgerald, Dimitri A. Antoniadis, Judy L. Hoyt
  • Publication number: 20040137685
    Abstract: In forming an electronic device, a semiconductor layer is pre-doped and a dopant distribution anneal is performed prior to gate definition. Alternatively, the gate is formed from a metal. Subsequently formed shallow sources and drains, therefore, are not affected by the gate annealing step.
    Type: Application
    Filed: October 22, 2003
    Publication date: July 15, 2004
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony J. Lochtefeld, Dimitri Antoniadis, Matthew T. Currie
  • Patent number: 6737670
    Abstract: A process for producing monocrystalline semiconductor layers. In an exemplary embodiment, a graded Si1−xGex (x increases from 0 to y) is deposited on a first silicon substrate, followed by deposition of a relaxed Si1−yGey layer, a thin strained Si1−zGez layer and another relaxed Si1−yGey layer. Hydrogen ions are then introduced into the strained SizGez layer. The relaxed Si1−yGey layer is bonded to a second oxidized substrate. An annealing treatment splits the bonded pair at the strained Si layer, such that the second relaxed Si1−yGey layer remains on the second substrate. In another exemplary embodiment, a graded Si1−xGex is deposited on a first silicon substrate, where the Ge concentration x is increased from 0 to 1. Then a relaxed GaAs layer is deposited on the relaxed Ge buffer. As the lattice constant of GaAs is close to that of Ge, GaAs has high quality with limited dislocation defects.
    Type: Grant
    Filed: March 7, 2003
    Date of Patent: May 18, 2004
    Assignee: Massachusetts Institute of Technology
    Inventors: Zhi-Yuan Cheng, Eugene A. Fitzgerald, Dimitri A. Antoniadis, Judy L. Hoyt
  • Patent number: 6713326
    Abstract: A process for producing monocrystalline semiconductor layers. In an exemplary embodiment, a graded Si1−xGex (x increases from 0 to y) is deposited on a first silicon substrate, followed by deposition of a relaxed Si1−yGey layer, a thin strained Si1−zGez layer and another relaxed Si1−yGey layer. Hydrogen ions are then introduced into the strained SizGez layer. The relaxed Si1−yGey layer is bonded to a second oxidized substrate. An annealing treatment splits the bonded pair at the strained Si layer, such that the second relaxed Si1−yGey layer remains on the second substrate. In another exemplary embodiment, a graded Si1−xGex is deposited on a first silicon substrate, where the Ge concentration x is increased from 0 to 1. Then a relaxed GaAs layer is deposited on the relaxed Ge buffer. As the lattice constant of GaAs is close to that of Ge, GaAs has high quality with limited dislocation defects.
    Type: Grant
    Filed: March 4, 2003
    Date of Patent: March 30, 2004
    Assignee: Masachusetts Institute of Technology
    Inventors: Zhi-Yuan Cheng, Eugene A. Fitzgerald, Dimitri A. Antoniadis, Judy L. Hoyt
  • Publication number: 20030168654
    Abstract: A process for producing monocrystalline semiconductor layers. In an exemplary embodiment, a graded Si1−xGex (x increases from 0 to y) is deposited on a first silicon substrate, followed by deposition of a relaxed Si1−yGey layer, a thin strained Si1−zGez layer and another relaxed Si1−yGey layer. Hydrogen ions are then introduced into the strained SizGez layer. The relaxed Si1−yGey layer is bonded to a second oxidized substrate. An annealing treatment splits the bonded pair at the strained Si layer, such that the second relaxed Si1−yGey layer remains on the second substrate. In another exemplary embodiment, a graded Si1−xGex is deposited on a first silicon substrate, where the Ge concentration x is increased from 0 to 1. Then a relaxed GaAs layer is deposited on the relaxed Ge buffer. As the lattice constant of GaAs is close to that of Ge, GaAs has high quality with limited dislocation defects.
    Type: Application
    Filed: March 7, 2003
    Publication date: September 11, 2003
    Applicant: Massachusetts Institute of Technology
    Inventors: Zhi-Yuan Cheng, Eugene A. Fitzgerald, Dimitri A. Antoniadis, Judy L. Hoyt