Patents by Inventor Dirk Leipold

Dirk Leipold has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9893735
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Grant
    Filed: May 10, 2017
    Date of Patent: February 13, 2018
    Assignee: Texas Instruments Incorporated
    Inventors: Robert Bogdan Staszewski, Dirk Leipold
  • Publication number: 20170244417
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Application
    Filed: May 10, 2017
    Publication date: August 24, 2017
    Inventors: Robert Bogdan Staszewski, Dirk Leipold
  • Patent number: 9680487
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Grant
    Filed: January 27, 2016
    Date of Patent: June 13, 2017
    Assignee: Texas Instruments Incorporated
    Inventors: Robert Bogdan Staszewski, Dirk Leipold
  • Publication number: 20160142065
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Application
    Filed: January 27, 2016
    Publication date: May 19, 2016
    Inventors: Robert Bogdan Staszewski, Dirk Leipold
  • Patent number: 9294108
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Grant
    Filed: June 18, 2015
    Date of Patent: March 22, 2016
    Inventors: Robert Bogdan Staszewski, Dirk Leipold
  • Publication number: 20150288369
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Application
    Filed: June 18, 2015
    Publication date: October 8, 2015
    Inventors: Robert Bogdan Staszewski, Dirk Leipold
  • Patent number: 9094184
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Grant
    Filed: October 28, 2014
    Date of Patent: July 28, 2015
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Robert Bogdan Staszewski, Dirk Leipold
  • Publication number: 20150043699
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Application
    Filed: October 28, 2014
    Publication date: February 12, 2015
    Applicant: Texas Instruments Incorporated
    Inventors: Robert Bogdan Staszewski, Dirk Leipold
  • Patent number: 8917075
    Abstract: A direct current to direct current (DCDC) voltage converter is described comprising a controller and at least one converter circuit. The converter circuit comprises at least first and second inductors, each having an input and an output; a first input switch connected to the input of the first inductor; a second input switch connected to the input of the second inductor; and an output switch connected to the outputs of the inductors for selectively combining the outputs to form a parallel combination of the inductors or a series combination of the inductors. The controller generates signals for selectively connecting the first and second input switches and the output circuit between a pair of power supply input terminals and a pair of power supply output terminals. In response to appropriate signals from the controller, the converter circuit can be operated as a buck converter or a boost converter.
    Type: Grant
    Filed: November 1, 2011
    Date of Patent: December 23, 2014
    Assignee: Anadigics, Inc.
    Inventors: Dirk Leipold, Adam Dolin, Paul Sheehy
  • Patent number: 8896276
    Abstract: A DC-DC converter, capable of operation in either a boost or buck mode, includes a voltage source connected to an input switch through an inductive element such that a closed loop is formed. The DC-DC converter includes a switching network that receives one or more clock signals from an external clock source. The switching network has a first terminal connected to the inductive element, a second terminal connected to a first capacitor, and a third terminal connected to a second capacitor, wherein the switching network enables charging of the first capacitor and the second capacitor based on one or more clock signals such that the first capacitor and the second capacitor are charged alternately. The DC-DC converter includes a filter connected to a fourth terminal of the switching network, wherein the first capacitor and the second capacitor discharge alternately based on the one or more clock signals through the filter.
    Type: Grant
    Filed: September 21, 2012
    Date of Patent: November 25, 2014
    Assignee: Anadigics, Inc.
    Inventors: Adam Dolin, Paul Sheehy, Dirk Leipold
  • Patent number: 8855236
    Abstract: A transmitter using quadrature modulation includes a rectangular to polar converter for converting data symbols into a polar form, where each polar symbol has a magnitude signal and an angle signal. Digital phase modulation circuitry includes an all digital PLL circuit for generating a phase modulated RF carrier signal responsive to the angle signal frequency control word (FCW) and a carrier frequency FCW. A digitally controlled amplifier for amplifying the phase modulated signal is controlled by a digital amplitude control circuitry for controlling the gain of the digitally controlled amplifier responsive to the magnitude signal.
    Type: Grant
    Filed: September 20, 2011
    Date of Patent: October 7, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Robert B. Staszewski, Sameh Rezeq, Dirk Leipold
  • Patent number: 8742808
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Grant
    Filed: December 11, 2012
    Date of Patent: June 3, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Robert Bogdan Staszewski, Dirk Leipold
  • Publication number: 20140010337
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Application
    Filed: December 11, 2012
    Publication date: January 9, 2014
    Applicant: Texas Instruments Incorporated
    Inventors: Robert Bogdan Staszewski, Dirk Leipold
  • Patent number: 8559579
    Abstract: An all-digital frequency synthesizer architecture is built around a digitally controlled oscillator (DCO) that is tuned in response to a digital tuning word (OTW). In exemplary embodiments: (1) a gain characteristic (KDCO) of the digitally controlled oscillator can be determined by observing a digital control word before and after a known change (?fmax) in the oscillating frequency; and (2) a portion (TUNE_TF) of the tuning word can be dithered (1202), and the resultant dithered portion (dkTF) can then be applied to a control input of switchable devices within the digitally controlled oscillator.
    Type: Grant
    Filed: July 1, 2011
    Date of Patent: October 15, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Robert B. Staszewski, Dirk Leipold, John Wallberg
  • Patent number: 8542616
    Abstract: A novel mechanism for simultaneous multiple signal reception and transmission using frequency multiplexing and shared processing. Multiple RF signals, which may be of various wireless standards, are received using one or more shared processing blocks thereby significantly reducing chip space and power requirements. Shared components include local oscillators, analog to digital converters, digital RX processing and digital baseband processing. In operation, multiple RX front end circuits, one for each desired wireless signal, generate a plurality of IF signals that are frequency multiplexed and combined to create a single combined IF signal. The combined IF signal is processed by a shared processing block. Digital baseband processing is performed on each receive signal to generate respective data outputs. Further, simultaneous full-duplex transmission and reception is performed using a single local oscillator.
    Type: Grant
    Filed: October 14, 2008
    Date of Patent: September 24, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Robert B. Staszewski, Khurram Muhammad, Dirk Leipold
  • Patent number: 8497736
    Abstract: A power amplifier having a driver stage and an output stage is configured to provide an amplified RF input signal. The driver stage of the power amplifier consists of one or more driver circuits consisting of a network of transistors, current sources, capacitive elements and resistive elements. An RF input signal is fed into the driver stage which is configured to provide a dynamic DC bias and an RF signal gain to a base terminal of a Bipolar Junction Transistor (BJT) power device present in the output stage. The output stage includes of a network of transistors, capacitive and resistive elements and when driven by the DC bias and the RF signal from the driver stage produces an amplified RF input signal at an output side of the output stage.
    Type: Grant
    Filed: October 31, 2011
    Date of Patent: July 30, 2013
    Assignee: Anadigics, Inc.
    Inventors: Dirk Leipold, Wade Allen, Gary Hau
  • Patent number: 8411793
    Abstract: A transmitter using quadrature modulation includes a rectangular to polar converter for converting data symbols into a polar form, where each polar symbol has a magnitude signal and an angle signal. Digital phase modulation circuitry includes an all digital PLL circuit for generating a phase modulated RF carrier signal responsive to the angle signal frequency control word (FCW) and a carrier frequency FCW. A digitally controlled amplifier for amplifying the phase modulated signal is controlled by a digital amplitude control circuitry for controlling the gain of the digitally controlled amplifier responsive to the magnitude signal.
    Type: Grant
    Filed: April 6, 2011
    Date of Patent: April 2, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Robert B. Staszewski, Sameh Rezeq, Dirk Leipold
  • Patent number: 8389868
    Abstract: Packaged integrated circuits having inductors and methods to form inductors in packaged integrated circuits are disclosed. An example method comprises forming a substrate having a first trace and a contact, attaching an integrated circuit to the substrate over the first trace, and electrically coupling the first trace to the contact via an electrical conductor that extends over the integrated circuit to form the inductor in the packaged integrated circuit.
    Type: Grant
    Filed: December 31, 2007
    Date of Patent: March 5, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Dirk Leipold, Chih-Ming Hung, David W. Evans
  • Patent number: 8385476
    Abstract: A phase locked loop circuit (30, 100, 110) includes a controllable oscillator (42) for generating an output signal of desired frequency responsive to a control signal, a first phase detection circuit (32, 102, 112) for generating an output indicative of phase differential responsive to the output signal and a first edge of a reference signal and a second phase detection circuit (34, 104, 114) for generating an output indicative of phase differential responsive to the output signal and a second edge of a reference signal. The control signal to the controllable oscillator (42) is driven by the outputs of the first and second phase detections circuits.
    Type: Grant
    Filed: April 24, 2002
    Date of Patent: February 26, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Robert B. Staszewski, Dirk Leipold
  • Patent number: 8306176
    Abstract: System and method for improving a digital PLL's performance by making fine grained adjustments to the loop gain. A preferred embodiment comprises a plurality of loop gain adjustors (such as loop gain adjustors 605, 606, 607, and 608) that can incrementally adjust the loop gain. The incrementally adjusted loop gains are sequentially brought on-line so that the loop gain of the digital PLL is slowly decreased. By slowly decreasing the loop gain, the digital PLL is less perturbed by smaller noise transients that would take time to settle. Hence, the digital PLL can quickly acquire a signal and then decrease its loop gain and hence its bandwidth when it only needs to track a signal. The reduced bandwidth also reduces the overall noise in the digital PLL that is due to the reference noise contribution.
    Type: Grant
    Filed: June 19, 2003
    Date of Patent: November 6, 2012
    Assignee: Texas Instruments Incorporated
    Inventors: Robert B. Staszewski, Dirk Leipold, Khurram Muhammad