Patents by Inventor Dmitry MIKULIK

Dmitry MIKULIK has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240047346
    Abstract: Memory circuitry comprising strings of memory cells comprises a stack comprising vertically-alternating insulative tiers and conductive tiers. Channel-material strings of memory cells extend through the insulative tiers and the conductive tiers in a memory-array region. The insulative tiers and the conductive tiers extend from the memory-array region into a stair-step region. The stair-step region comprises a cavity comprising a flight of stairs. A lining has a specific resistance of at least 1×104 ohm·m at 20° C. atop treads of the stairs of the flight of stairs. Individual of the treads comprise conducting material of one of the conductive tiers. The lining comprises at least one of (a), (b), (c), and (d), where: (a): M1xM2yOz having a specific resistance of at least 1×104 ohm·m at 20° C.
    Type: Application
    Filed: August 3, 2022
    Publication date: February 8, 2024
    Applicant: Micron Technology, Inc.
    Inventors: Rutuparna Narulkar, Chandra Tiwari, Dmitry Mikulik, Erica A. Ellingson, Yucheng Wang, Mathew Thomas
  • Publication number: 20230018127
    Abstract: A microelectronic device includes a stack structure comprising a vertically alternating sequence of insulative structures and conductive structures arranged in tiers. At least one pillar extends through the stack structure. The at least one pillar includes at least one insulative material and a channel structure horizontally surrounding the at least one insulative material. The at least one channel structure comprises sub-regions of semiconductor material. At least one of the sub-regions exhibits a different microstructure than at least one other of the sub-regions. Additional microelectronic devices are also disclosed, as are related methods and electronic systems.
    Type: Application
    Filed: July 19, 2021
    Publication date: January 19, 2023
    Inventors: Ramanathan Gandhi, Sock Mui Poh, Dmitry Mikulik, Dae Hong Eom, Moonhyeong Han, Aireus O. Christensen, Chandrasekaran Venkatasubramanian
  • Patent number: 9576969
    Abstract: An IC device includes a polycrystalline silicon thin film interposed between a first level semiconductor circuit and a second level semiconductor circuit which are formed on a substrate and disposed to vertically overlap each other. The polycrystalline silicon thin film includes at least one silicon single crystal. The at least one silicon single crystal includes a flat horizontal portion, which provides an active region of the second level semiconductor device, and a pin-shaped protruding portion protruding from the flat horizontal portion toward the first level semiconductor device.
    Type: Grant
    Filed: June 17, 2016
    Date of Patent: February 21, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Wanit Manorotkul, Joong-han Shin, Bong-jin Kuh, Han-mei Choi, Dmitry Mikulik
  • Publication number: 20160300847
    Abstract: An IC device includes a polycrystalline silicon thin film interposed between a first level semiconductor circuit and a second level semiconductor circuit which are formed on a substrate and disposed to vertically overlap each other. The polycrystalline silicon thin film includes at least one silicon single crystal. The at least one silicon single crystal includes a flat horizontal portion, which provides an active region of the second level semiconductor device, and a pin-shaped protruding portion protruding from the flat horizontal portion toward the first level semiconductor device.
    Type: Application
    Filed: June 17, 2016
    Publication date: October 13, 2016
    Inventors: Wanit MANOROTKUL, Joong-han SHIN, Bong-jin KUH, Han-mei CHOI, Dmitry MIKULIK
  • Patent number: 9391090
    Abstract: An IC device includes a polycrystalline silicon thin film interposed between a first level semiconductor circuit and a second level semiconductor circuit which are formed on a substrate and disposed to vertically overlap each other. The polycrystalline silicon thin film includes at least one silicon single crystal. The at least one silicon single crystal includes a flat horizontal portion, which provides an active region of the second level semiconductor device, and a pin-shaped protruding portion protruding from the flat horizontal portion toward the first level semiconductor device.
    Type: Grant
    Filed: July 21, 2015
    Date of Patent: July 12, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Wanit Manorotkul, Joong-han Shin, Bong-jin Kuh, Han-mei Choi, Dmitry Mikulik
  • Publication number: 20160056171
    Abstract: An IC device includes a polycrystalline silicon thin film interposed between a first level semiconductor circuit and a second level semiconductor circuit which are formed on a substrate and disposed to vertically overlap each other. The polycrystalline silicon thin film includes at least one silicon single crystal. The at least one silicon single crystal includes a flat horizontal portion, which provides an active region of the second level semiconductor device, and a pin-shaped protruding portion protruding from the flat horizontal portion toward the first level semiconductor device.
    Type: Application
    Filed: July 21, 2015
    Publication date: February 25, 2016
    Inventors: Wanit MANOROTKUL, Joong-han SHIN, Bong-jin KUH, Han-mei CHOI, Dmitry MIKULIK