Patents by Inventor Do Soo Jeong
Do Soo Jeong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 6707142Abstract: A package stacked semiconductor device includes a plurality of pin linking means for electrically connecting at least one of control signal pins of one package to its neighbor NC pin of the same package. Either of the control signal pin or the neighbor NC pin, which are electrically interconnected, is electrically connected to the corresponding pin of the next package.Type: GrantFiled: September 23, 2002Date of Patent: March 16, 2004Assignee: Barun Electronics Co., Ltd.Inventors: Do-Soo Jeong, Wan-Gyun Choi
-
Publication number: 20030201529Abstract: A package stacked semiconductor device includes a plurality of pin linking means for electrically connecting at least one of control signal pins of one package to its neighbor NC pin of the same package. Either of the control signal pin or the neighbor NC pin, which are electrically interconnected, is electrically connected to the corresponding pin of the next package.Type: ApplicationFiled: September 23, 2002Publication date: October 30, 2003Inventors: Do-Soo Jeong, Wan-Gyun Choi
-
Publication number: 20020048951Abstract: A method for manufacturing a chip scale package comprises preparing a tape wiring board that includes a polyimide tape having top and bottom surfaces, Cu traces formed on the bottom surface of the tape, a window formed in the tape to enable the Cu traces to be connected to a semiconductor chip attached below the board, multiple connection holes formed in the tape to expose portions of the Cu traces therethrough and define solder ball mounting pads, and an elastomer chip carrier attached to the bottom surface of the tape. The method includes applying either a pre-flux or a cover sheet over the solder ball mounting pads. The pre-flux and the cover sheet each prevents the solder ball mounting pads being plated with gold. This, in turn, prevents the formation of intermetallic compounds in the solder balls so that the bond strength between the solder balls and a pad to which they attach is improved.Type: ApplicationFiled: June 25, 2001Publication date: April 25, 2002Inventors: Do Soo Jeong, Hai Jeong Sohn, Dong Ho Lee
-
Patent number: 6319828Abstract: A method for manufacturing a chip scale package comprises preparing a tape wiring board that includes a polyimide tape having top and bottom surfaces, Cu traces formed on the bottom surface of the tape, a window formed in the tape to enable the Cu traces to be connected to a semiconductor chip attached below the board, multiple connection holes formed in the tape to expose portions of the Cu traces therethrough and define solder ball mounting pads, and an elastomer chip carrier attached to the bottom surface of the tape. The method includes applying either a pre-flux or a cover sheet over the solder ball mounting pads. The pre-flux and the cover sheet each prevents the solder ball mounting pads being plated with gold. This, in turn, prevents the formation of intermetallic compounds in the solder balls so that the bond strength between the solder balls and a pad to which they attach is improved.Type: GrantFiled: May 24, 1999Date of Patent: November 20, 2001Assignee: SamSung Electronics Co., Ltd.Inventors: Do Soo Jeong, Hai Jeong Sohn, Dong Ho Lee
-
Patent number: 6229205Abstract: A semiconductor device package includes a die pad to which a semiconductor chip is vertically attached, having a smaller horizontal size than a horizontal size of the semiconductor chip. The package includes a plurality of inner leads which are electrically connected to the semiconductor chip, a plurality of outer leads each of which is integral with a respective one of the plurality of inner leads, a tie bar, and a package body for encapsulating the semiconductor chip, the die pad, and the plurality of inner leads. The tie bar for supporting the die pad has a downward bend effecting a downward vertical displacement from the die pad, and has a laterally spaced apart upward bend effecting an upward vertical displacement from the die pad. This package prevents imperfect encapsulation and resulting problems such as cracking of the package, and reduces damage to the die pad, such as warping of the die pad.Type: GrantFiled: May 19, 1998Date of Patent: May 8, 2001Assignee: Samsung Electronics Co., Ltd.Inventors: Do Soo Jeong, Kyung Seob Kim
-
Patent number: 6087722Abstract: A multi-chip stack package does not include a die pad. The elimination of the die pad provides more room for elements in the package which. Thus, a balanced inner package structure can be achieved, and a poor molding which may expose one of the package elements can be avoided. In the package, an upper chip is bonded to the top surface of a lower chip. To stabilize the chips, auxiliary or inner leads of a lead frame attach to the top surface of a lower chip. This shortens wire lengths between the chips and the inner leads. The shorter wires reduce wire loop heights and thus reduce the probability of exposing wires in a subsequent transfer-molding. A multi-chip stack package which includes an auxiliary lead(s) is also disclosed. The auxiliary leads attach to the top surface of the lower chip and can provide a stable support of a semiconductor chip and prevent the chip from tilting and shifting in transfer-molding. An auxiliary lead can be between the lower and upper chips.Type: GrantFiled: April 14, 1999Date of Patent: July 11, 2000Assignee: Samsung Electronics Co., Ltd.Inventors: Kwan Jai Lee, Young Jae Song, Do Soo Jeong, Tae Je Cho, Suk Hong Chang, Chang Cheol Lee, Beung Seuck Song, Jong Hee Choi
-
Patent number: 6013946Abstract: A package for a semiconductor chip including a plurality of input/output pads includes an insulating layer and a plurality of conductive traces. The insulating layer has a first surface for bonding with the surface of the semiconductor chip so that the input/output pads are exposed adjacent the insulating layer. The conductive traces are provided on a second surface of the insulating layer opposite the first surface wherein each of the conductive traces corresponds to a respective one of the input/output pads. In particular, the conductive traces are adapted to receive a plurality of bonding wires each of which corresponds to a respective one of the input/output pads. Accordingly, each of the bonding wires can be bonded at a first end to the respective input/output pad and at a second end to the respective conductive trace.Type: GrantFiled: March 31, 1997Date of Patent: January 11, 2000Assignee: Samsung Electronics Co., Ltd.Inventors: Kyu Jin Lee, Do Soo Jeong, Jae June Kim
-
Patent number: 5894107Abstract: A method for manufacturing a chip-size package and the chip-size package produced by the method uses first and second lead frames which are prepared by a stamping process. The first lead frame has leads with receiving parts, and the leads are integrally formed with lengthwise side rails of the lead frame. The second lead frame has external connections which align with the receiving parts of the leads when the second lead frame is positioned on top of the first lead frame and attached thereto. Guide holes located on the crosswise side rails of both lead frames can be used to easily align the two lead frames. A semiconductor chip is then adhered to the underside of the first lead frame, and the bonding pads of the semiconductor chip are electrically connected to the leads of the first lead frame. Then the two lead frames and the chip are encapsulated, with only the external connections of the second lead frame remaining exposed to the outside.Type: GrantFiled: August 1, 1997Date of Patent: April 13, 1999Assignee: Samsung Electronics Co., Ltd.Inventors: Kyu Jin Lee, Do Soo Jeong, Wan Gyan Choi, Tae Gyeong Chung
-
Patent number: 5811875Abstract: Lead frames for semiconductor chips include spaced apart tie-bars which extend to contact and support the semiconductor chip. Adhesive is used between the tie-bars and the chip to adhesively couple the tie-bars to the chip. The lead frame leads therefore need not be used to adhesively couple the chip to the lead frame, thereby reducing or eliminating the need for equal spacing and close coupling of the leads, and reducing or preventing problems caused by deterioration of adhesive on the leads. The tie-bars may include polyimide tape or liquid adhesive held in cups. During fabrication, a semiconductor chip is mounted on the adhesive material, such that the tie-bars mechanically support the semiconductor chip and the lead ends extend adjacent the semiconductor chip. The lead ends are then electrically connected to the semiconductor chip and the package is encapsulated.Type: GrantFiled: June 28, 1996Date of Patent: September 22, 1998Assignee: Samsung Electronics Co., Ltd.Inventors: Do Soo Jeong, Hai Jeong Sohn, Hyeon Jo Jeong
-
Patent number: 5804874Abstract: A stacked chip package comprising an upper part including an upper semiconductor chip having a plurality of electrode bonding pads disposed on a central region of an active surface of the semiconductor chip; an upper lead frame having leads extending over the active surface of the upper semiconductor chip and which are electrically interconnected to the electrode bonding pads of the semiconductor chip; a lower part including a lower semiconductor chip having a plurality of electrode bonding pads disposed on a central region of an active surface of the semiconductor chip; a lower lead frame having inner leads extending over the active surface of the lower semiconductor chip which are electrically interconnected to the electrode bonding pads of the lower semiconductor chip, and outer leads for electrical interconnecting the stacked chip package to an external circuit device.Type: GrantFiled: March 4, 1997Date of Patent: September 8, 1998Assignee: Samsung Electronics Co., Ltd.Inventors: Min Cheol An, Do Soo Jeong
-
Patent number: 5744827Abstract: A three dimensional stack package device that can realize vertical electrical interconnection of the stacked individual package devices without a cost increase or additional complicated processing steps.Type: GrantFiled: November 26, 1996Date of Patent: April 28, 1998Assignee: Samsung Electronics Co., Ltd.Inventors: Do Soo Jeong, Min Cheol An, Seung Ho Ahn, Hyeon Jo Jeong, Ki Won Choi