Patents by Inventor Don Douglas Josephson

Don Douglas Josephson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230317706
    Abstract: Embodiments disclosed herein include electronic packages and methods of forming such electronic packages. In an embodiment, an electronic package comprises a package substrate, and a die on the package substrate. In an embodiment, the electronic package further comprises a voltage regulator on the package substrate adjacent to the die, and a metal printed circuit board (PCB) heat spreader. In an embodiment, a trace on the metal PCB heat spreader couples the die to the voltage regulator.
    Type: Application
    Filed: March 31, 2022
    Publication date: October 5, 2023
    Inventors: Kyle ARRINGTON, Kuang LIU, Bohan SHAN, Hongxia FENG, Don Douglas JOSEPHSON, Stephen MOREIN, Kaladhar RADHAKRISHNAN
  • Publication number: 20230125041
    Abstract: A memory chip stack is described. The memory chip stack includes memory chips having a first plurality of memory channels, where non-yielding ones of the memory channels are to be disabled during operation of the memory chip stack. The first plurality of memory channels have a second plurality of memory banks, where non-yielding ones of the memory banks within yielding ones of the memory channels are to be disabled during the operation of the memory chip stack.
    Type: Application
    Filed: December 21, 2022
    Publication date: April 20, 2023
    Inventors: Christopher P. MOZAK, Sagar SUTHRAM, Randy B. OSBORNE, Don Douglas JOSEPHSON, Surhud KHARE
  • Patent number: 7928716
    Abstract: Embodiments of methods and apparatus for modulating a power source are disclosed. In some embodiments, a method may comprise predicting, by a current control logic, a potential voltage transient on a power supply bus, and modulating, by the current control logic, a current source, based at least in part on said predicting, to control the predicted voltage transient. Additional variants and embodiments may also be disclosed and claimed.
    Type: Grant
    Filed: December 30, 2008
    Date of Patent: April 19, 2011
    Assignee: Intel Corporation
    Inventors: Pankaj Pant, Don Douglas Josephson
  • Publication number: 20100164472
    Abstract: Embodiments of methods and apparatus for modulating a power source are disclosed. In some embodiments, a method may comprise predicting, by a current control logic, a potential voltage transient on a power supply bus, and modulating, by the current control logic, a current source, based at least in part on said predicting, to control the predicted voltage transient. Additional variants and embodiments may also be disclosed and claimed.
    Type: Application
    Filed: December 30, 2008
    Publication date: July 1, 2010
    Inventors: Pankaj Pant, Don Douglas Josephson
  • Patent number: 7321482
    Abstract: An integrated circuit is provided which in one embodiment includes a first sub-circuit coupled to a first power supply rail providing a first power supply voltage; a second sub-circuit coupled to a second power supply rail providing a second power supply voltage; and first power supply modulation means, coupled to the first sub-circuit, for modulating the first power supply voltage without modulating the second power supply voltage.
    Type: Grant
    Filed: March 19, 2004
    Date of Patent: January 22, 2008
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventors: Don Douglas Josephson, Samuel D. Naffziger
  • Patent number: 7015726
    Abstract: Embodiments of an edge detector and related methods are disclosed. One method embodiment for detecting the rising and/or falling edge of an input clock signal of unknown phase and frequency includes providing a reference clock signal of a known phase and frequency to an edge detection circuit; dividing and phase shifting the reference clock signal to provide a plurality of meta flip-flop clock signals; providing the plurality of meta flip-flop clock signals and an input clock signal to a plurality of flip-flop pairs that provide meta-stability resolution; selecting the earliest output signal of the plurality of flip-flop pairs to register a transition on the input clock signal; providing a signal corresponding to the transition to an edge detection circuit; and providing an edge detect indication at the edge detection circuit during one of the corresponding high and low phase of the input clock signal.
    Type: Grant
    Filed: August 25, 2004
    Date of Patent: March 21, 2006
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventors: Michael Kennard Tayler, Quanhong Zhu, Don Douglas Josephson
  • Publication number: 20040034820
    Abstract: A rare-event injector for generating events in an integrated circuit has circuitry for generating a pseudorandom sequence of events. This pseudorandom sequence of events is injected into circuitry of the integrated circuit to stimulate error handling and recovery circuitry of the integrated circuit.
    Type: Application
    Filed: August 15, 2002
    Publication date: February 19, 2004
    Inventors: Donald C. Soltis,, Don Douglas Josephson, Paul K. French, Russell C. Brockmann, Kevin David Safford, Jeremy Petsinger, Karl P. Brummel
  • Patent number: 6549605
    Abstract: A circuit for limiting loss in a second circuit. The circuit may include a first timer, a second timer and one or more logic gates. The first timer may produce a first output in a given state if the duration of a pulse for use with the second circuit reaches a first predetermined amount of time, where the first predetermined amount of time is related to a parameter of the second circuit. The second timer may produce a second output in the given state if the first timer does not produce the first output in the given state when the duration of the pulse reaches a second predetermined amount of time. The one or more logic gates may have an output that is the same as the pulse unless and until the output of the first timer or the second timer is in the given state, at which time, the output of the one or more logic gates is forced to a non-pulsed state.
    Type: Grant
    Filed: June 14, 2002
    Date of Patent: April 15, 2003
    Assignee: Hewlett Packard Development Company, L.P.
    Inventors: Samuel D. Naffziger, Don Douglas Josephson