Patents by Inventor Dong-cho Maeng

Dong-cho Maeng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7629239
    Abstract: A semiconductor device and a method of fabricating the same are disclosed. The semiconductor device includes a lower wire, an interlayer insulating film formed on the lower wire and having a via hole exposing the upper surface of the lower wire, a diffusion barrier formed on the inner wall of the via hole, and an upper wire filling the via hole and directly contacting the lower wire, in which a dopant region containing a component of the diffusion barrier is formed in the lower wire in the extension direction of the via hole.
    Type: Grant
    Filed: December 16, 2008
    Date of Patent: December 8, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-hwan Oh, Dong-cho Maeng, Soon-ho Kim
  • Publication number: 20090098730
    Abstract: A semiconductor device and a method of fabricating the same are disclosed. The semiconductor device includes a lower wire, an interlayer insulating film formed on the lower wire and having a via hole exposing the upper surface of the lower wire, a diffusion barrier formed on the inner wall of the via hole, and an upper wire filling the via hole and directly contacting the lower wire, in which a dopant region containing a component of the diffusion barrier is formed in the lower wire in the extension direction of the via hole.
    Type: Application
    Filed: December 16, 2008
    Publication date: April 16, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jun-hwan Oh, Dong-cho Maeng, Soon-ho Kim
  • Patent number: 7482684
    Abstract: A semiconductor device and a method of fabricating the same are disclosed. The semiconductor device includes a lower wire, an interlayer insulating film formed on the lower wire and having a via hole exposing the upper surface of the lower wire, a diffusion barrier formed on the inner wall of the via hole, and an upper wire filling the via hole and directly contacting the lower wire, in which a dopant region containing a component of the diffusion barrier is formed in the lower wire in the extension direction of the via hole.
    Type: Grant
    Filed: November 2, 2006
    Date of Patent: January 27, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-hwan Oh, Dong-cho Maeng, Soon-ho Kim
  • Publication number: 20080299764
    Abstract: An interconnection having a dual-level and multi-level capping layer and a method of forming the same. The interconnection may include an interlayer dielectric layer with a groove formed therein, a metal layer formed within the groove, a metal compound layer on the metal layer, a first barrier layer on the interlayer dielectric layer, and a second barrier layer on both the metal compound layer and the first barrier layer.
    Type: Application
    Filed: August 7, 2008
    Publication date: December 4, 2008
    Inventors: Jun-Hwan Oh, Dong-Cho Maeng
  • Publication number: 20070120242
    Abstract: A semiconductor device and a method of fabricating the same are disclosed. The semiconductor device includes a lower wire, an interlayer insulating film formed on the lower wire and having a via hole exposing the upper surface of the lower wire, a diffusion barrier formed on the inner wall of the via hole, and an upper wire filling the via hole and directly contacting the lower wire, in which a dopant region containing a component of the diffusion barrier is formed in the lower wire in the extension direction of the via hole.
    Type: Application
    Filed: November 2, 2006
    Publication date: May 31, 2007
    Inventors: Jun-hwan Oh, Dong-cho Maeng, Soon-ho Kim
  • Publication number: 20070018329
    Abstract: An interconnection having a dual-level and multi-level capping layer and a method of forming the same. The interconnection may include an interlayer dielectric layer with a groove formed therein, a metal layer formed within the groove, a metal compound layer on the metal layer, a first barrier layer on the interlayer dielectric layer, and a second barrier layer on both the metal compound layer and the first barrier layer.
    Type: Application
    Filed: July 18, 2006
    Publication date: January 25, 2007
    Inventors: Jun-Hwan Oh, Dong-Cho Maeng
  • Patent number: 6541328
    Abstract: In a method of fabricating a metal oxide semiconductor (MOS) transistor with a lightly doped drain (LDD) structure without spacers, gate electrodes and spacers are formed on a semiconductor substrate. A high density source/drain region is formed using the gate electrodes and the spacers as masks. A low density source/drain region is formed after removing the spacers. It is possible to reduce the thermal stress of the low density source/drain region by forming the high density source/drain region before the low density source/drain region is formed and to increase an area, in which suicide is formed, by forming a structure without spacers. Also, it is possible to simplify processes of fabricating a complementary metal oxide semiconductor (CMOS) LDD transistor by reducing the number of photoresist pattern forming processes in the method.
    Type: Grant
    Filed: November 2, 2001
    Date of Patent: April 1, 2003
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-man Whang, Hyung-moo Park, Dong-cho Maeng, Hyae-Ryoung Lee, Ho-woo Park
  • Publication number: 20020115258
    Abstract: In a method of fabricating a metal oxide semiconductor (MOS) transistor with a lightly doped drain (LDD) structure without spacers, gate electrodes and spacers are formed on a semiconductor substrate. A high density source/drain region is formed using the gate electrodes and the spacers as masks. A low density source/drain region is formed after removing the spacers. It is possible to reduce the thermal stress of the low density source/drain region by forming the high density source/drain region before the low density source/drain region is formed and to increase an area, in which silicide is formed, by forming a structure without spacers. Also, it is possible to simplify processes of fabricating a complementary metal oxide semiconductor (CMOS) LDD transistor by reducing the number of photoresist pattern forming processes in the method.
    Type: Application
    Filed: November 2, 2001
    Publication date: August 22, 2002
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sung-man Whang, Hyung-moo Park, Dong-cho Maeng, Hyae-Ryoung Lee, Ho-woo Park
  • Patent number: 6071373
    Abstract: A chemical bath of an overflow-type includes an inner bath which includes a plurality of holes on its sidewalls. The holes are formed in such a manner that they are spaced apart from the upper end of the inner bath at a predetermined distance. In this chemical bath, the chemical in the inner bath flows over the upper end of the inner bath into the outer bath and is simultaneously is discharged to the outer bath through the holes. Accordingly, unless either of the opposed sidewalls slopes lower than another by over a predetermined value, the chemical can flow continuously at nearly the same rate at both sidewalls of the inner bath. This reduces the difference of the etching rate between the respective wafers caused by the difference of the position of the wafers immersed in the chemical in the inner bath and leads to an improvement in the reliability of the etching process.
    Type: Grant
    Filed: June 5, 1997
    Date of Patent: June 6, 2000
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-ho Kang, Kwang-yul Lee, Dong-cho Maeng, Jong-sub Hwang