Patents by Inventor Dong-II Bae

Dong-II Bae has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210135001
    Abstract: A semiconductor device includes a channel pattern including a first semiconductor pattern and a second semiconductor pattern, which are sequentially stacked on a substrate, and a gate electrode that extends in a first direction and crosses the channel pattern. The gate electrode includes a first portion interposed between the substrate and the first semiconductor pattern and a second portion interposed between the first and second semiconductor patterns. A maximum width in a second direction of the first portion is greater than a maximum width in the second direction of the second portion, and a maximum length in the second direction of the second semiconductor pattern is less than a maximum length in the second direction of the first semiconductor pattern.
    Type: Application
    Filed: January 4, 2021
    Publication date: May 6, 2021
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Junggil YANG, Seungmin SONG, Geumjong BAE, Dong II BAE
  • Publication number: 20190296107
    Abstract: A semiconductor device and a fabricating method thereof are provided. The semiconductor device includes a substrate, a first nanowire spaced apart from a first region of the substrate, a first gate electrode surrounding a periphery of the first nanowire, a second nanowire spaced apart from a second region of the substrate and extending in a first direction and having a first width in a second direction intersecting the first direction, a supporting pattern contacting the second nanowire and positioned under the second nanowire, and a second gate electrode extending in the second direction and surrounding the second nanowire and the supporting pattern.
    Type: Application
    Filed: May 28, 2019
    Publication date: September 26, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jung Gil YANG, Dong II BAE, Chang Woo SOHN, Seung Min SONG, Dong Hun LEE
  • Publication number: 20190067490
    Abstract: A semiconductor device includes a substrate, a plurality of channel layers stacked on the substrate, a gate electrode surrounding the plurality of channel layers, and embedded source/drain layers on opposing sides of the gate electrode. The embedded source/drain layers each have a first region and a second region on the first region. The second region has a plurality of layers having different compositions.
    Type: Application
    Filed: February 20, 2018
    Publication date: February 28, 2019
    Inventors: Jung Gil Yang, Woo Seok PARK, Dong Chan SUH, Seung Min SONG, Geum Jong BAE, Dong II BAE
  • Publication number: 20180158908
    Abstract: A semiconductor device and a fabricating method thereof are provided. The semiconductor device includes a substrate, a first nanowire spaced apart from a first region of the substrate, a first gate electrode surrounding a periphery of the first nanowire, a second nanowire spaced apart from a second region of the substrate and extending in a first direction and having a first width in a second direction intersecting the first direction, a supporting pattern contacting the second nanowire and positioned under the second nanowire, and a second gate electrode extending in the second direction and surrounding the second nanowire and the supporting pattern.
    Type: Application
    Filed: January 23, 2018
    Publication date: June 7, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jung Gil YANG, Dong II BAE, Chang Woo SOHN, Seung Min SONG, Dong Hun LEE
  • Publication number: 20170352684
    Abstract: A semiconductor device includes an insulating layer on a substrate, a first channel pattern on the insulating layer and contacting the insulating layer, second channel patterns on the first channel pattern and being horizontally spaced apart from each other, a gate pattern on the insulating layer and surrounding the second channel patterns, and a source/drain pattern between the second channel patterns.
    Type: Application
    Filed: February 10, 2017
    Publication date: December 7, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Junggil YANG, Dong II BAE, Geumjong BAE, Seungmin SONG, Jongho LEE
  • Patent number: 8169823
    Abstract: Multi-bit semiconductor memory devices having both volatile and nonvolatile memory characteristics and methods of operating the same are disclosed, the semiconductor memory device including a floating body on an upper region of a substrate, a gate electrode on the floating body and electrically insulated from the floating body, source and drain regions on the substrate adjacent to the gate electrode and a charge trap layer between the floating body and the gate electrode, where first bit data is written in one of the charge trap layer and the floating body, and second bit data is written in one of the charge trap layer and the floating body in which first bit data is not written.
    Type: Grant
    Filed: July 8, 2009
    Date of Patent: May 1, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Dong-II Bae