Patents by Inventor Dong Sauk Kim
Dong Sauk Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9362421Abstract: In a semiconductor device, a support wall is formed between storage nodes to more effectively prevent leaning of a capacitor, and the storage nodes are formed using a damascene process, which may increase a contact area between each storage node and a storage node contact.Type: GrantFiled: November 16, 2012Date of Patent: June 7, 2016Assignee: SK HYNIX INC.Inventors: Cheol Hwan Park, Dong Sauk Kim
-
Patent number: 8373234Abstract: A semiconductor device includes a structure in which a difference in height between a cell region and a peripheral region are formed so that a buried gate structure of the cell region is substantially equal in height to the gate of the peripheral region, whereby a bit line and a storage node contact can be more easily formed in the cell region and parasitic capacitance can be decreased. The semiconductor device includes a cell region including a gate buried in a substrate, and a peripheral region adjacent to the cell region, where a step height between a surface of the cell and a surface of the peripheral region is generated.Type: GrantFiled: December 30, 2009Date of Patent: February 12, 2013Assignee: Hynix Semiconductor Inc.Inventors: Jeong Hoon Park, Dong Sauk Kim
-
Publication number: 20110260226Abstract: A semiconductor device and a method for forming the same are disclosed. The semiconductor device includes a gate formed over an active region of a semiconductor substrate, a first spacer formed at a sidewall of the gate, a first contact plug formed at a lower sidewall of the first spacer being coupled to the active region, a second spacer formed at a sidewall of the first spacer over the first contact plug, and a second contact plug formed over the first contact plug.Type: ApplicationFiled: December 23, 2010Publication date: October 27, 2011Applicant: HYNIX SEMICONDUCTOR INC.Inventors: Chang Youn HWANG, Dong Sauk KIM
-
Publication number: 20110133283Abstract: A semiconductor device includes a structure in which a difference in height between a cell region and a peripheral region are formed so that a buried gate structure of the cell region is substantially equal in height to the gate of the peripheral region, whereby a bit line and a storage node contact can be more easily formed in the cell region and parasitic capacitance can be decreased decreased. The semiconductor device includes a cell region including a gate buried in a substrate, and a peripheral region adjacent to the cell region, where a step height between a surface of the cell and a surface of the peripheral region is generated.Type: ApplicationFiled: December 30, 2009Publication date: June 9, 2011Applicant: HYNIX SEMICONDUCTOR INC.Inventors: Jeong Hoon PARK, Dong Sauk KIM
-
Patent number: 7521347Abstract: A method for forming a contact hole in a semiconductor device includes forming gate lines on a substrate, forming a bit line pattern by forming a bit line and a bit line hard mask in sequential order over the substrate, forming an inter-layer insulation layer having a multiple-layer structure including an etch stop layer over the substrate, forming a contact mask over the inter-layer insulation layer, performing a first etching process to etch a first portion of the inter-layer insulation layer above the etch stop layer, using the contact mask as an etch mask, and performing a second etching process to etch the etch stop layer, a second portion of the inter-layer insulation layer below the etch stop layer, and the bit line hard mask to form a contact hole exposing a portion of the bit line.Type: GrantFiled: June 8, 2006Date of Patent: April 21, 2009Assignee: Hynix Semiconductor Inc.Inventors: Dong-Yeol Lee, Dong-Goo Choi, Dong-Sauk Kim
-
Patent number: 7518175Abstract: The present invention relates to a semiconductor memory device and a method for fabricating the same. The semiconductor memory device, including: a plurality of gate structures formed on a substrate; a contact junction region formed beneath the substrate disposed in lateral sides of the respective gate structures; a trench formed by etching a portion of the substrate disposed in the contact junction region with a predetermined thickness; a dopant diffusion barrier layer formed on sidewalls of the trench; and a contact plug filled into a space created between the gate structures and inside of the trench, wherein the dopant diffusion barrier layer prevents dopants within the contact plug from diffusing out.Type: GrantFiled: February 9, 2007Date of Patent: April 14, 2009Assignee: Hynix Semiconductor Inc.Inventors: Seung-Bum Kim, Dong-sauk Kim, Jung-Taik Cheong
-
Patent number: 7504296Abstract: The present invention relates to a semiconductor memory device and a method for fabricating the same. The semiconductor memory device, including: a plurality of gate structures formed on a substrate; a contact junction region formed beneath the substrate disposed in lateral sides of the respective gate structures; a trench formed by etching a portion of the substrate disposed in the contact junction region with a predetermined thickness; a dopant diffusion barrier layer formed on sidewalls of the trench; and a contact plug filled into a space created between the gate structures and inside of the trench, wherein the dopant diffusion barrier layer prevents dopants within the contact plug from diffusing out.Type: GrantFiled: February 9, 2007Date of Patent: March 17, 2009Assignee: Hynix Semiconductor Inc.Inventors: Seung-Bum Kim, Dong-sauk Kim, Jung-Taik Cheong
-
Patent number: 7339211Abstract: Semiconductor devices and methods of manufacture thereof are disclosed that are capable of preventing a short of lower electrodes caused by a leaning or lifting phenomenon while forming the lower electrodes and securing enough capacitance of a capacitor by widening an effective capacitor area. The inventive semiconductor device includes: a plurality of capacitor plugs disposed in an orderly separation distance; and a plurality of lower electrodes used for a capacitor and disposed in an orderly separation distance to be respectively connected with the capacitor plugs.Type: GrantFiled: July 23, 2003Date of Patent: March 4, 2008Assignee: Hynix Semiconductor Inc.Inventors: Dong-Sauk Kim, Ho-Seok Lee, Byung-Jun Park, Il-Young Kwon, Jong-Min Lee, Hyeong-Soo Kim, Jin-Woong Kim, Hyung-Bok Choi, Dong-Woo Shin
-
Publication number: 20070148964Abstract: A method for forming a contact hole in a semiconductor device includes forming gate lines on a substrate, forming a bit line pattern by forming a bit line and a bit line hard mask in sequential order over the substrate, forming an inter-layer insulation layer having a multiple-layer structure including an etch stop layer over the substrate, forming a contact mask over the inter-layer insulation layer, performing a first etching process to etch a first portion of the inter-layer insulation layer above the etch stop layer, using the contact mask as an etch mask, and performing a second etching process to etch the etch stop layer, a second portion of the inter-layer insulation layer below the etch stop layer, and the bit line hard mask to form a contact hole exposing a portion of the bit line.Type: ApplicationFiled: June 8, 2006Publication date: June 28, 2007Inventors: Dong-Yeol Lee, Dong-Goo Choi, Dong-Sauk Kim
-
Publication number: 20070128805Abstract: The present invention relates to a semiconductor memory device and a method for fabricating the same. The semiconductor memory device, including: a plurality of gate structures formed on a substrate; a contact junction region formed beneath the substrate disposed in lateral sides of the respective gate structures; a trench formed by etching a portion of the substrate disposed in the contact junction region with a predetermined thickness; a dopant diffusion barrier layer formed on sidewalls of the trench; and a contact plug filled into a space created between the gate structures and inside of the trench, wherein the dopant diffusion barrier layer prevents dopants within the contact plug from diffusing out.Type: ApplicationFiled: February 9, 2007Publication date: June 7, 2007Applicant: Hynix Semiconductor Inc.Inventors: Seung-Bum Kim, Dong-Sauk Kim, Jung-Taik Cheong
-
Publication number: 20070128795Abstract: The present invention relates to a semiconductor memory device and a method for fabricating the same. The semiconductor memory device, including: a plurality of gate structures formed on a substrate; a contact junction region formed beneath the substrate disposed in lateral sides of the respective gate structures; a trench formed by etching a portion of the substrate disposed in the contact junction region with a predetermined thickness; a dopant diffusion barrier layer formed on sidewalls of the trench; and a contact plug filled into a space created between the gate structures and inside of the trench, wherein the dopant diffusion barrier layer prevents dopants within the contact plug from diffusing out.Type: ApplicationFiled: February 9, 2007Publication date: June 7, 2007Applicant: Hynix Semiconductor Inc.Inventors: Seung-Bum Kim, Dong-sauk Kim, Jung-Taik Cheong
-
Patent number: 7226829Abstract: The present invention is related to a method for forming a storage node of a semiconductor device. The method includes the steps of: (a) forming a plurality of bit line patterns, each including a wire and a hard mask sequentially stacked on a surface of a substrate structure; (b) sequentially forming a first barrier layer and a first inter-layer insulation layer along a profile containing bit line patterns until filling spaces between the bit line patterns; (c) etching the first inter-layer insulation layer until a partial portion of the first inter-layer insulation layer remains on each space between the bit line patterns; (d) forming a second barrier layer on the first inter-layer insulation layer and the first barrier layer; and (e) etching the first and the second barrier layers and the remaining first inter-layer insulation layer to expose a surface of the substrate structure disposed between the bit line patterns.Type: GrantFiled: December 30, 2003Date of Patent: June 5, 2007Assignee: Hynix Semiconductor Inc.Inventors: Chang-Youn Hwang, Dong-Sauk Kim, Jin-Ki Jung
-
Publication number: 20070085128Abstract: Semiconductor devices and methods of manufacture thereof are disclosed that are capable of preventing a short of lower electrodes caused by a leaning or lifting phenomenon while forming the lower electrodes and securing enough capacitance of a capacitor by widening an effective capacitor area. The inventive semiconductor device includes: a plurality of capacitor plugs disposed in an orderly separation distance; and a plurality of lower electrodes used for a capacitor and disposed in an orderly separation distance to be respectively connected with the capacitor plugs.Type: ApplicationFiled: December 8, 2006Publication date: April 19, 2007Applicant: HYNIX SEMICONDUCTOR INC.Inventors: Dong-Sauk KIM, Ho-Seok Lee, Byung-Jun Park, Il-Young Kwon, Jong-Min Lee, Hyeong-Soo Kim, Jin-Woong Kim, Hyung-Bok Choi, Dong-Woo Shin
-
Patent number: 7192825Abstract: The present invention relates to a semiconductor memory device and a method for fabricating the same. The semiconductor memory device, including: a plurality of gate structures formed on a substrate; a contact junction region formed beneath the substrate disposed in lateral sides of the respective gate structures; a trench formed by etching a portion of the substrate disposed in the contact junction region with a predetermined thickness; a dopant diffusion barrier layer formed on sidewalls of the trench; and a contact plug filled into a space created between the gate structures and inside of the trench, wherein the dopant diffusion barrier layer prevents dopants within the contact plug from diffusing out.Type: GrantFiled: December 3, 2004Date of Patent: March 20, 2007Assignee: Hynix Semiconductor Inc.Inventors: Seung-Bum Kim, Dong-sauk Kim, Jung-Taik Cheong
-
Publication number: 20060003530Abstract: The present invention relates to a semiconductor memory device and a method for fabricating the same. The semiconductor memory device, including: a plurality of gate structures formed on a substrate; a contact junction region formed beneath the substrate disposed in lateral sides of the respective gate structures; a trench formed by etching a portion of the substrate disposed in the contact junction region with a predetermined thickness; a dopant diffusion barrier layer formed on sidewalls of the trench; and a contact plug filled into a space created between the gate structures and inside of the trench, wherein the dopant diffusion barrier layer prevents dopants within the contact plug from diffusing out.Type: ApplicationFiled: December 3, 2004Publication date: January 5, 2006Applicant: Hynix Semiconductor Inc.Inventors: Seung-Bum Kim, Dong-Sauk Kim, Jung-Taik Cheong
-
Publication number: 20050018525Abstract: Semiconductor devices and methods of manufacture thereof are disclosed that are capable of preventing a short of lower electrodes caused by a leaning or lifting phenomenon while forming the lower electrodes and securing enough capacitance of a capacitor by widening an effective capacitor area. The inventive semiconductor device includes: a plurality of capacitor plugs disposed in an orderly separation distance; and a plurality of lower electrodes used for a capacitor and disposed in an orderly separation distance to be respectively connected with the capacitor plugs.Type: ApplicationFiled: July 23, 2003Publication date: January 27, 2005Inventors: Dong-Sauk Kim, Ho-Seok Lee, Byung-Jun Park, Il-Young Kwon, Jong-Min Lee, Hyeong-Soo Kim, Jin-Woong Kim, Hyung-Bok Choi, Dong-Woo Shin
-
Patent number: 6838369Abstract: A method for forming a contact hole of a semiconductor device, wherein a polymer residual on a bottom surface of the contact hole is treated with plasma of mixture gas containing oxygen to convert the polymer residual into a pure silicon oxide film free of carbon and fluorine for easy removal in a subsequent washing process is disclosed. The method comprises (a) sequentially forming a capping layer and a planarized interlayer insulating film on a semiconductor substrate having a predetermined lower structure; (b) selectively etching the interlayer insulating film to expose a predetermined region of the capping layer; (c) removing the exposed capping layer; (d) subjecting the resulting structure to a plasma treatment using a mixture gas containing oxygen; and (e) performing a cleaning process.Type: GrantFiled: June 30, 2003Date of Patent: January 4, 2005Assignee: Hynix Semiconductor Inc.Inventors: Ho Seok Lee, Dong Sauk Kim, Jin Woong Kim
-
Publication number: 20040214421Abstract: A method for forming a contact hole of a semiconductor device, wherein a polymer residual on a bottom surface of the contact hole is treated with plasma of mixture gas containing oxygen to convert the polymer residual into a pure silicon oxide film free of carbon and fluorine for easy removal in a subsequent washing process is disclosed. The method comprises (a) sequentially forming a capping layer and a planarized interlayer insulating film on a semiconductor substrate having a predetermined lower structure; (b) selectively etching the interlayer insulating film to expose a predetermined region of the capping layer; (c) removing the exposed capping layer; (d) subjecting the resulting structure to a plasma treatment using a mixture gas containing oxygen; and (e) performing a cleaning process.Type: ApplicationFiled: June 30, 2003Publication date: October 28, 2004Inventors: Ho Seok Lee, Dong Sauk Kim, Jin Woong Kim
-
Publication number: 20040180494Abstract: The present invention is related to a method for forming a storage node of a semiconductor device. The method includes the steps of: (a) forming a plurality of bit line patterns, each including a wire and a hard mask sequentially stacked on a surface of a substrate structure; (b) sequentially forming a first barrier layer and a first inter-layer insulation layer along a profile containing bit line patterns until filling spaces between the bit line patterns; (c) etching the first inter-layer insulation layer until a partial portion of the first inter-layer insulation layer remains on each space between the bit line patterns; (d) forming a second barrier layer on the first inter-layer insulation layer and the first barrier layer; and (e) etching the first and the second barrier layers and the remaining first inter-layer insulation layer to expose a surface of the substrate structure disposed between the bit line patterns.Type: ApplicationFiled: December 30, 2003Publication date: September 16, 2004Applicant: Hyinx Semiconductor Inc.Inventors: Chang-Youn Hwang, Dong-Sauk Kim, Jin-Ki Jung
-
Patent number: 6764893Abstract: The present invention provides a method for reducing loading capacitance.Type: GrantFiled: December 9, 2002Date of Patent: July 20, 2004Assignee: Hynix Semiconductor Inc.Inventors: Sung-Kwon Lee, Dong-Sauk Kim