Patents by Inventor Dongwon Seo

Dongwon Seo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12255873
    Abstract: An electronic device may obtain a security rule for supporting split tunneling, check a condition for executing a first operation related to bypassing the VPN tunnel by comparing a first value to information based on a first offset in a first element of the packet based on the security rule, check a condition for performing a second operation related to bypassing the VPN tunnel by comparing a second value to information based on a second offset in a second element of the packet when the condition for executing the first operation is satisfied and the first operation instructs that the second element of the packet be inspected, encapsulate the packet while not including the packet in the VPN tunnel and transmit the encapsulated packet to a packet forwarding server, and include the packet in the VPN tunnel and transmit the packet to the packet forwarding server.
    Type: Grant
    Filed: February 2, 2023
    Date of Patent: March 18, 2025
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dongwon Seo, Taejune Kim, Kwangyong Lee
  • Publication number: 20250062754
    Abstract: Certain aspects of the present disclosure provide apparatus and techniques to generate signals for clock spur attenuation. An example apparatus generally includes: one or more circuits coupled between a voltage rail and a reference potential node, wherein the one or more circuits are configured to operate using a clock signal; a delay signal generator configured to receive the clock signal and apply a delay to the clock signal to generate a delay signal; and signal generation circuitry coupled between the voltage rail and the reference potential node and configured to generate a signal fluctuation on at least one of the voltage rail or the reference potential node based on the delay signal.
    Type: Application
    Filed: August 14, 2023
    Publication date: February 20, 2025
    Inventors: Shahin MEHDIZAD TALEIE, Dongwon SEO, Bhushan Shanti ASURI, Ibrahim Ramez CHAMAS, Huan WANG, Zhiheng WANG, Reza RODD
  • Publication number: 20240421828
    Abstract: Certain aspects of the present disclosure provide a digital-to-analog converter (DAC) circuit. The DAC circuit generally includes: a decoder coupled to an input of the DAC circuit and current-steering cells coupled to an output of the decoder. Outputs of the current-steering cells may be coupled to a positive output node and a negative output node of the DAC circuit. The DAC circuit may also include an offset detection circuit including: a comparator having a first input and a second input selectively coupled to the positive output node and the negative output node; and a digital controller having an input coupled to an output of the comparator and an output coupled to the decoder. In some aspects, the DAC circuit includes one or more calibration DACs coupled to the offset detection circuit.
    Type: Application
    Filed: June 15, 2023
    Publication date: December 19, 2024
    Inventors: Haibo FEI, Xiahan ZHOU, Dongwon SEO, Parisa MAHMOUDIDARYAN
  • Publication number: 20240372535
    Abstract: A duty cycle correction circuit includes four pairs of serially coupled transistors. A first two of the serial pairs of transistors couple between an internal node for complement output clock signal and ground. A second two of the serial pairs of transistors couple between the internal node and a power supply node for a power supply voltage. Each serial pair is controlled by a corresponding pair of quadrature clock signals in which one of the quadrature clock signal is delayed with respect to the other quadrature clock signal be one quarter of a clock period. The first two serial pairs of transistors thus combine to discharge the internal node for one-half clock period whereas the second two serial pairs of transistors combine to charge the internal node for one-half clock period so that the complement output clock signal has a 50% duty cycle.
    Type: Application
    Filed: May 4, 2023
    Publication date: November 7, 2024
    Inventors: Andrew WEIL, Jaswinder SINGH, Sameer WADHWA, Dongwon SEO
  • Patent number: 12101298
    Abstract: An electronic device according to an embodiment includes a memory storing instructions, a global positioning system (GPS) receiver, a communication circuit, and a processor. The processor, when executing the instructions, is configured to establish a connection with a public access point (AP) to communicate with an external electronic device, obtain location information of the electronic device, maintain a state of mode for a VPN in an inactive state, based on transmitting information distinct from the location information, on a condition that the number of a plurality of electronic devices located within a reference distance from the public AP is less than a reference value, and switch the state of mode for VPN mode from the inactive state to an active state, based on transmitting the information on a condition that the number of the plurality of electronic devices is equal to or greater than the reference value.
    Type: Grant
    Filed: June 23, 2022
    Date of Patent: September 24, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dongwon Seo, Seonghan Park, Jaehoon Jung
  • Publication number: 20240204795
    Abstract: Methods and apparatus for sharing digital-to-analog (DAC) converters in a reconfigurable DAC circuit to support two or more transmit chains of a wireless transmitter configured for different radio access technologies (RATs) and/or different transmitter architectures. One example DAC circuit generally includes at least four DACs and a plurality of switches coupled to outputs of the at least four DACs such that the DAC circuit is configured as a multi-channel DAC circuit with at least four channels for a first set of one or more frequency bands and as an interleaved DAC circuit with at least two channels for a second set of one or more frequency bands different from the first set of frequency bands.
    Type: Application
    Filed: December 20, 2022
    Publication date: June 20, 2024
    Inventors: Ashok SWAMINATHAN, Nitz SAPUTRA, Negar RASHIDI, Shahin MEHDIZAD TALEIE, Chinmaya MISHRA, Dongwon SEO, Jong Hyeon PARK, Sang-June PARK
  • Patent number: 11728822
    Abstract: Certain aspects of the present disclosure provide a digital-to-analog converter (DAC) system. The DAC system generally includes a plurality of current steering cells, each comprising a current source coupled to at least two current steering switches, wherein control inputs of the at least two current steering switches are coupled to an input path of the DAC system. The DAC system may also include a current source toggle circuit configured to selectively disable the current source of at least one of the plurality of current steering cells, and a feedforward path coupled between the input path and at least one control input of the current source toggle circuit.
    Type: Grant
    Filed: June 28, 2021
    Date of Patent: August 15, 2023
    Assignee: QUALCOMM Incorporated
    Inventors: Shahin Mehdizad Taleie, Dongwon Seo, Ashok Swaminathan, Gurkanwal Singh Sahota, Andrew Weil, Haibo Fei
  • Patent number: 11705921
    Abstract: Methods and apparatus for adaptively generating a reference voltage (VREF) for biasing a switch driver and corresponding switch in a digital-to-analog converter (DAC). The adaptive biasing scheme may be capable of tracking process, voltage, and temperature (PVT) of the DAC. An example DAC generally includes a plurality of DAC cells, each DAC cell comprising a current source, a switch coupled in series with the current source, and a switch driver coupled to a control input of the switch, the switch driver being configured to receive power from a first power supply rail referenced to a reference potential node; a regulation circuit comprising a first transistor coupled between the reference potential node for the DAC and the switch driver in at least one of the plurality of DAC cells; and a VREF generation circuit coupled to the regulation circuit and configured to adaptively generate a VREF for the regulation circuit.
    Type: Grant
    Filed: June 3, 2021
    Date of Patent: July 18, 2023
    Assignee: QUALCOMM Incorporated
    Inventors: Xilin Liu, Nitz Saputra, Behnam Sedighi, Ashok Swaminathan, Dongwon Seo
  • Publication number: 20230208812
    Abstract: An electronic device may obtain a security rule for supporting split tunneling, check a condition for executing a first operation related to bypassing the VPN tunnel by comparing a first value to information based on a first offset in a first element of the packet based on the security rule, check a condition for performing a second operation related to bypassing the VPN tunnel by comparing a second value to information based on a second offset in a second element of the packet when the condition for executing the first operation is satisfied and the first operation instructs that the second element of the packet be inspected, encapsulate the packet while not including the packet in the VPN tunnel and transmit the encapsulated packet to a packet forwarding server, and include the packet in the VPN tunnel and transmit the packet to the packet forwarding server.
    Type: Application
    Filed: February 2, 2023
    Publication date: June 29, 2023
    Inventors: Dongwon SEO, Taejune KIM, Kwangyong LEE
  • Patent number: 11621716
    Abstract: Certain aspects of the present disclosure generally relate to circuitry and techniques for digital-to-analog conversion. One example device for digital-to-analog conversion generally includes: a digital-to-analog converter (DAC) having an input coupled to an input node of the device; a first return-to-zero (RZ) DAC having an input coupled to an input node of the device; and a combiner, wherein an output of the first DAC is coupled to a first input of the combiner, and wherein an output of the first RZ DAC is coupled to a second input of the combiner.
    Type: Grant
    Filed: September 22, 2021
    Date of Patent: April 4, 2023
    Assignee: QUALCOMM Incorporated
    Inventors: Parisa Mahmoudidaryan, Nitz Saputra, Dongwon Seo, Shahin Mehdizad Taleie
  • Publication number: 20230097708
    Abstract: Certain aspects of the present disclosure generally relate to circuitry and techniques for digital-to-analog conversion. One example device for digital-to-analog conversion generally includes: a digital-to-analog converter (DAC) having an input coupled to an input node of the device; a first return-to-zero (RZ) DAC having an input coupled to an input node of the device; and a combiner, wherein an output of the first DAC is coupled to a first input of the combiner, and wherein an output of the first RZ DAC is coupled to a second input of the combiner.
    Type: Application
    Filed: September 22, 2021
    Publication date: March 30, 2023
    Inventors: Parisa MAHMOUDIDARYAN, Nitz SAPUTRA, Dongwon SEO, Shahin MEHDIZAD TALEIE
  • Publication number: 20230085507
    Abstract: An electronic device according to an embodiment includes a memory storing instructions, a global positioning system (GPS) receiver, a communication circuit, and a processor. The processor, when executing the instructions, is configured to establish a connection with a public access point (AP) to communicate with an external electronic device, obtain location information of the electronic device, maintain a state of mode for a VPN in an inactive state, based on transmitting information distinct from the location information, on a condition that the number of a plurality of electronic devices located within a reference distance from the public AP is less than a reference value, and switch the state of mode for VPN mode from the inactive state to an active state, based on transmitting the information on a condition that the number of the plurality of electronic devices is equal to or greater than the reference value.
    Type: Application
    Filed: June 23, 2022
    Publication date: March 16, 2023
    Inventors: Dongwon SEO, Seonghan PARK, Jaehoon JUNG
  • Publication number: 20220416804
    Abstract: Certain aspects of the present disclosure provide a digital-to-analog converter (DAC) system. The DAC system generally includes a plurality of current steering cells, each comprising a current source coupled to at least two current steering switches, wherein control inputs of the at least two current steering switches are coupled to an input path of the DAC system. The DAC system may also include a current source toggle circuit configured to selectively disable the current source of at least one of the plurality of current steering cells, and a feedforward path coupled between the input path and at least one control input of the current source toggle circuit.
    Type: Application
    Filed: June 28, 2021
    Publication date: December 29, 2022
    Inventors: Shahin MEHDIZAD TALEIE, Dongwon SEO, Ashok SWAMINATHAN, Gurkanwal Singh SAHOTA, Andrew WEIL, Haibo FEI
  • Patent number: 11539371
    Abstract: Certain aspects of the present disclosure provide a digital-to-analog converter (DAC) system. The DAC system generally includes a plurality of current sources, a plurality of calibration DACs, each coupled to a respective one of the plurality of current sources, a reference current source, and a current mirror having a first branch selectively coupled to the plurality of current sources, wherein a second branch of the current mirror is coupled to the reference current source. The DAC system also includes a first error DAC selectively coupled to the first branch and the second branch of the current mirror, and a second error DAC selectively coupled to the first branch and the second branch of the current mirror.
    Type: Grant
    Filed: September 27, 2021
    Date of Patent: December 27, 2022
    Assignee: QUALCOMM Incorporated
    Inventors: Zhilong Tang, Dongwon Seo
  • Publication number: 20210391871
    Abstract: Methods and apparatus for adaptively generating a reference voltage (VREF) for biasing a switch driver and corresponding switch in a digital-to-analog converter (DAC). The adaptive biasing scheme may be capable of tracking process, voltage, and temperature (PVT) of the DAC. An example DAC generally includes a plurality of DAC cells, each DAC cell comprising a current source, a switch coupled in series with the current source, and a switch driver coupled to a control input of the switch, the switch driver being configured to receive power from a first power supply rail referenced to a reference potential node; a regulation circuit comprising a first transistor coupled between the reference potential node for the DAC and the switch driver in at least one of the plurality of DAC cells; and a VREF generation circuit coupled to the regulation circuit and configured to adaptively generate a VREF for the regulation circuit.
    Type: Application
    Filed: June 3, 2021
    Publication date: December 16, 2021
    Inventors: Xilin LIU, Nitz SAPUTRA, Behnam SEDIGHI, Ashok SWAMINATHAN, Dongwon SEO
  • Patent number: 11184018
    Abstract: Certain aspects of the present disclosure generally relate to circuitry and techniques for digital-to-analog conversion. For example, certain aspects provide an apparatus for digital-to-analog conversion. The apparatus generally includes a mixing-mode digital-to-analog converter (DAC), a duty cycle adjustment circuit having an input coupled to an input clock node and having an output coupled to a clock input of the mixing-mode DAC, and a current comparison circuit having inputs coupled to outputs of the mixing-mode DAC and having an output coupled to a control input of the duty cycle adjustment circuit.
    Type: Grant
    Filed: November 2, 2020
    Date of Patent: November 23, 2021
    Assignee: QUALCOMM Incorporated
    Inventors: Xilin Liu, Parisa Mahmoudidaryan, Shahin Mehdizad Taleie, Negar Rashidi, Dongwon Seo
  • Patent number: 10797720
    Abstract: A current digital-to-analog converter includes a binary current-generating section configured to generate a binary-weighted current based on a first set of control signals; a unary current-generating section configured to generate a unary-weighted current based on a second set of control signals; and a current combining circuit configured to add or subtract a reference current and a current generated by a current source of the unary current-generating section using the binary-weighted current.
    Type: Grant
    Filed: March 28, 2019
    Date of Patent: October 6, 2020
    Assignee: QUALCOMM Incorporated
    Inventors: Eunyung Sung, Nitz Saputra, Behnam Sedighi, Ashok Swaminathan, Honghao Ji, Shahin Mehdizad Taleie, Dongwon Seo
  • Patent number: 10686476
    Abstract: An RF-DAC transmitter is provided that includes an in-phase channel, a quadrature-phase channel, a first intermediate-phase channel, and a second intermediate-phase channel. Each channel includes a pair of interleaved RF-DACs for producing a pair of interleaved RF signals and a subtractor.
    Type: Grant
    Filed: May 20, 2019
    Date of Patent: June 16, 2020
    Assignee: QUALCOMM Incorporated
    Inventors: Shahin Mehdizad Taleie, Nitz Saputra, Chen Jiang, Behnam Sedighi, Ibrahim Ramez Chamas, Bhushan Shanti Asuri, Dongwon Seo
  • Publication number: 20200169266
    Abstract: Certain aspects of the present disclosure generally relate to circuitry and techniques for digital-to-analog conversion. One example system for digital-to-analog conversion generally includes a first digital-to-analog converter (DAC) having an input coupled to an input node of the system and a mixing-mode DAC having an input coupled to an input node of the system. The mixing-mode DAC may include a second DAC and a mixer, an output of the second DAC being coupled to an input of the mixer. The system may also include a combiner, wherein an output of the first DAC is coupled to a first input of the combiner, and wherein an output of the mixer is coupled to a second input of the combiner.
    Type: Application
    Filed: November 28, 2018
    Publication date: May 28, 2020
    Inventors: Shahin MEHDIZAD TALEIE, Behnam SEDIGHI, Dongwon SEO, Parisa MAHMOUDIDARYAN, Bhushan Shanti ASURI, Sang-June PARK, Shrenik PATEL
  • Patent number: 10663572
    Abstract: Certain aspects of the present disclosure generally relate to a programmable multi-mode digital-to-analog converter (DAC) for generating a frequency-modulated signal. For example, certain aspects provide a circuit for sweeping a frequency of an output signal. The circuit generally includes a DAC having an input coupled to an input path of the circuit and an output coupled to an output path of the circuit, a first mixer selectively incorporated in the input path coupled to the input of the DAC, and a second mixer selectively incorporated in the output path coupled to the output of the DAC.
    Type: Grant
    Filed: June 19, 2018
    Date of Patent: May 26, 2020
    Assignee: QUALCOMM Incorporated
    Inventors: Shahin Mehdizad Taleie, Chen Jiang, Dongwon Seo, Udara Fernando, Shrenik Patel, Roberto Rimini, Anant Gupta