Patents by Inventor Donna Robinson-Hahn

Donna Robinson-Hahn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7719026
    Abstract: A protective SCR integrated circuit device is disclosed built on adjacent N and P wells and defining an anode and a cathode. In addition to the anode and cathode contact structures, the device has an n-type stack (N+/ESD) structure bridging the N-Well and the P-Well, and a p-type stack (P+/PLDD) structure in the P-Well. The separation of the n-type stack structure and the p-type stack structure provides a low triggering voltage without involving any external circuitry or terminal, that together with other physical dimensions and processing parameters also provide a relatively high holding voltage without sacrificing the ESD protection robustness. In an embodiment, the triggering voltage may be about 8V while exhibiting a holding voltage, that may be controlled by the lateral dimension of the n-type stack of about 5-7 V.
    Type: Grant
    Filed: April 7, 2008
    Date of Patent: May 18, 2010
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Lifang Lou, Jay R. Chapin, Donna Robinson-Hahn
  • Publication number: 20080253046
    Abstract: A protective SCR integrated circuit device is disclosed built on adjacent N and P wells and defining an anode and a cathode. In addition to the anode and cathode contact structures, the device has an n-type stack (N+/ESD) structure bridging the N-Well and the P-Well, and a p-type stack (P+/PLDD) structure in the P-Well. The separation of the n-type stack structure and the p-type stack structure provides a low triggering voltage, that together with other physical dimensions and processing parameters also provide a relatively high holding voltage. In an embodiment, the triggering voltage may be about 8V while exhibiting a holding voltage, that may be controlled by the lateral dimension of the n-type stack of about 5-7 V.
    Type: Application
    Filed: April 7, 2008
    Publication date: October 16, 2008
    Inventors: Lifang Lou, Jay R. Chapin, Donna Robinson-Hahn
  • Patent number: 6101083
    Abstract: A method and apparatus for essentially eliminating ESD damage to integrated circuits being subjected to thermal shock testing includes the utilization of a static dissipative plastic carrier capable of withstanding high temperatures (e.g., 155.degree. C.) and exhibiting a surface resistivity in the range of, for example, 10.sup.10 -10.sup.12 .omega./.quadrature.. Such a static dissipative plastic support structure will therefore eliminate static buildup during integrated circuit testing and prevent ESD damage to the circuits.
    Type: Grant
    Filed: December 18, 1998
    Date of Patent: August 8, 2000
    Assignee: Lucent Technologies Inc.
    Inventors: Bruce Lloyd Artz, Edward P. Eberhardt, Kenneth Phillips Moll, Donna Robinson-Hahn