Patents by Inventor DOO-HEE HWANG

DOO-HEE HWANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11974433
    Abstract: A semiconductor memory device includes a third insulating pattern and a first insulating pattern on a substrate, the third insulating pattern and the first insulating pattern being spaced apart from each other in a first direction that is perpendicular to the substrate such that a bottom surface of the third insulating pattern and a top surface of the first insulating pattern face each other, a gate electrode between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and including a first side extending between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and a second insulating pattern that protrudes from the first side of the gate electrode by a second width in a second direction, the second direction being different from the first direction.
    Type: Grant
    Filed: January 14, 2022
    Date of Patent: April 30, 2024
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Joo-Heon Kang, Tae Hun Kim, Jae Ryong Sim, Kwang Young Jung, Gi Yong Chung, Jee Hoon Han, Doo Hee Hwang
  • Publication number: 20230154509
    Abstract: A memory device includes a memory cell for storing data, and a memory controller configured to check whether a dynamic voltage frequency scaling core (DVFSC) operation is used, check information stored in the memory device indicating a setting of the host device in response to the DVFSC operation being used, determine a level of a low voltage used for the DVFSC operation based on the information, and transmit the determined level of the low voltage used for the DVFSC operation to the host device.
    Type: Application
    Filed: July 25, 2022
    Publication date: May 18, 2023
    Inventors: Chul-Hwan CHOO, Jun Ha HWANG, Doo Hee HWANG
  • Publication number: 20220139954
    Abstract: A semiconductor memory device includes a third insulating pattern and a first insulating pattern on a substrate, the third insulating pattern and the first insulating pattern being spaced apart from each other in a first direction that is perpendicular to the substrate such that a bottom surface of the third insulating pattern and a top surface of the first insulating pattern face each other, a gate electrode between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and including a first side extending between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and a second insulating pattern that protrudes from the first side of the gate electrode by a second width in a second direction, the second direction being different from the first direction.
    Type: Application
    Filed: January 14, 2022
    Publication date: May 5, 2022
    Inventors: Joo-Heon KANG, Tae Hun KIM, Jae Ryong SIM, Kwang Young JUNG, Gi Yong CHUNG, Jee Hoon HAN, Doo Hee HWANG
  • Patent number: 11227870
    Abstract: A semiconductor memory device includes a third insulating pattern and a first insulating pattern on a substrate, the third insulating pattern and the first insulating pattern being spaced apart from each other in a first direction that is perpendicular to the substrate such that a bottom surface of the third insulating pattern and a top surface of the first insulating pattern face each other, a gate electrode between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and including a first side extending between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and a second insulating pattern that protrudes from the first side of the gate electrode by a second width in a second direction, the second direction being different from the first direction.
    Type: Grant
    Filed: January 10, 2020
    Date of Patent: January 18, 2022
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Joo-Heon Kang, Tae Hun Kim, Jae Ryong Sim, Kwang Young Jung, Gi Yong Chung, Jee Hoon Han, Doo Hee Hwang
  • Publication number: 20200395377
    Abstract: A semiconductor memory device includes a third insulating pattern and a first insulating pattern on a substrate, the third insulating pattern and the first insulating pattern being spaced apart from each other in a first direction that is perpendicular to the substrate such that a bottom surface of the third insulating pattern and a top surface of the first insulating pattern face each other, a gate electrode between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and including a first side extending between the bottom surface of the third insulating pattern and the top surface of the first insulating pattern, and a second insulating pattern that protrudes from the first side of the gate electrode by a second width in a second direction, the second direction being different from the first direction.
    Type: Application
    Filed: January 10, 2020
    Publication date: December 17, 2020
    Inventors: Joo-Heon KANG, Tae Hun KIM, Jae Ryong SIM, Kwang Young JUNG, Gi Yong CHUNG, Jee Hoon HAN, Doo Hee HWANG
  • Publication number: 20180358374
    Abstract: A vertical memory device includes a gate structure including a plurality of gate electrode layers stacked on a substrate, a plurality of channel structures penetrating through the gate structure and extending in a direction perpendicular to an upper surface of the substrate, a common source line penetrating the gate structure and extending in a first direction, a metal line extended above the common source line in the first direction, and a plurality of connection portions interposed between the metal line and the common source line.
    Type: Application
    Filed: January 11, 2018
    Publication date: December 13, 2018
    Inventors: Kwang Soo KIM, Hyun Suk KIM, Soon Hyuk HONG, Doo Hee HWANG
  • Patent number: 9818707
    Abstract: A stacked memory chip includes a chip input-output pad unit, a first semiconductor die and a second semiconductor die. The chip input-output pad unit includes a chip command-address pad unit, a lower chip data pad unit and an upper chip data pad unit that are to be connected to an external device. The first semiconductor die electrically is connected to the chip command-address pad unit and the lower chip data pad unit and electrically disconnected from the upper chip data pad unit. The second semiconductor die electrically is connected to the chip command-address pad unit and the upper chip data pad unit and electrically disconnected from the lower chip data pad unit. The input-output load may be reduced by selectively connecting each of the stacked semiconductor dies to one of the lower chip data pad unit and the upper chip data pad unit.
    Type: Grant
    Filed: December 7, 2015
    Date of Patent: November 14, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-Seok Oh, Doo-Hee Hwang, Dong-Yang Lee, Jong-Hyun Choi
  • Patent number: 9620193
    Abstract: A semiconductor memory device includes a memory cell array and a refresh control circuit. The memory cell array includes a plurality of memory cell rows. The refresh control circuit performs a normal refresh operation on the plurality of memory cell rows and performs a weak refresh operation on a plurality of weak pages of the plurality of memory cell rows. Each of the weak pages includes at least one weak cell whose data retention time is smaller than normal cells. The refresh control circuit transmits a refresh flag signal to a memory controller external to the semiconductor memory device when the refresh control circuit performs the weak refresh operation on the weak pages in a normal access mode.
    Type: Grant
    Filed: July 8, 2015
    Date of Patent: April 11, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Doo-Hee Hwang, Sang-Kyu Kang, Dong-Yang Lee, Jae-Yeon Choi, Jong-Hyun Choi
  • Publication number: 20160181214
    Abstract: A stacked memory chip includes a chip input-output pad unit, a first semiconductor die and a second semiconductor die. The chip input-output pad unit includes a chip command-address pad unit, a lower chip data pad unit and an upper chip data pad unit that are to be connected to an external device. The first semiconductor die electrically is connected to the chip command-address pad unit and the lower chip data pad unit and electrically disconnected from the upper chip data pad unit. The second semiconductor die electrically is connected to the chip command-address pad unit and the upper chip data pad unit and electrically disconnected from the lower chip data pad unit. The input-output load may be reduced by selectively connecting each of the stacked semiconductor dies to one of the lower chip data pad unit and the upper chip data pad unit.
    Type: Application
    Filed: December 7, 2015
    Publication date: June 23, 2016
    Inventors: Ki-Seok OH, Doo-Hee HWANG, Dong-Yang LEE, Jong-Hyun CHOI
  • Patent number: 9355947
    Abstract: A printed circuit board (PCB) includes a base substrate including upper and lower surfaces, a plurality of solder ball pads separately formed on the lower surface of the base substrate in a radial direction and forming one or more radial pad groups, a plurality of first traces respectively connected to the plurality of solder ball pads and extending to an inside of the radial pad group, and a plurality of second traces respectively connected to the plurality of first traces and extending to an outside of the radial pad group.
    Type: Grant
    Filed: April 28, 2015
    Date of Patent: May 31, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyo-soon Kang, Sun-won Kang, Joon-young Park, Doo-hee Hwang, Tae-young Yoon
  • Publication number: 20160133314
    Abstract: A semiconductor memory device includes a memory cell array and a refresh control circuit. The memory cell array includes a plurality of memory cell rows. The refresh control circuit performs a normal refresh operation on the plurality of memory cell rows and performs a weak refresh operation on a plurality of weak pages of the plurality of memory cell rows. Each of the weak pages includes at least one weak cell whose data retention time is smaller than normal cells. The refresh control circuit transmits a refresh flag signal to a memory controller external to the semiconductor memory device when the refresh control circuit performs the weak refresh operation on the weak pages in a normal access mode.
    Type: Application
    Filed: July 8, 2015
    Publication date: May 12, 2016
    Inventors: Doo-Hee HWANG, Sang-Kyu KANG, Dong-Yang LEE, Jae-Yeon CHOI, Jong-Hyun CHOI
  • Publication number: 20150332993
    Abstract: A printed circuit board (PCB) includes a base substrate including upper and lower surfaces, a plurality of solder ball pads separately formed on the lower surface of the base substrate in a radial direction and forming one or more radial pad groups, a plurality of first traces respectively connected to the plurality of solder ball pads and extending to an inside of the radial pad group, and a plurality of second traces respectively connected to the plurality of first traces and extending to an outside of the radial pad group.
    Type: Application
    Filed: April 28, 2015
    Publication date: November 19, 2015
    Inventors: Hyo-soon KANG, Sun-won KANG, Joon-young PARK, Doo-hee HWANG, Tae-young YOON
  • Publication number: 20140145331
    Abstract: A multi-chip package may include a system on a chip (SOC) and a plurality of memory devices arranged in the same layer on the SOC. Accordingly, as the multi-chip package may not need to use a TSV, so that manufacturing cost of the multi-chip package is reduced. Moreover, a memory bandwidth between the SOC and the first and second memory devices may increase.
    Type: Application
    Filed: October 17, 2013
    Publication date: May 29, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: DOO-HEE HWANG, SANG-KIL LEE