Patents by Inventor Doo-Hwan Park

Doo-Hwan Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240155212
    Abstract: A camera module includes: a first body including a substrate; an image sensor mounted on the substrate; a second body including a lens module; a ball bearing disposed between the first body and the second body to enable movement of the second body relative to the first body; and a driving member disposed between the first body and the second body to provide driving force to move the second body in at least one direction intersecting an optical axis.
    Type: Application
    Filed: May 16, 2023
    Publication date: May 9, 2024
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Do Hwan KIM, Ju Ho KIM, Sang Hyun JI, Jung Hyun PARK, Nam Keun OH, Doo Seub SHIN, Dong Hoon LEE, Jong Eun PARK, Sangik CHO
  • Publication number: 20240067535
    Abstract: A water purifier includes: a filter module for providing purified water by filtering raw water; a fitting valve module detachably fastened to the filter module to provide at least one of a flow path for a flow of raw water supplied to the filter module and a flow path for a flow of the purified water discharged from the filter module; and a frame including a valve support for movably supporting the fitting valve module to be movable. The fitting valve module is selectively placed in a separated state in which the fitting valve module is separated from the filter module by moving in a direction away from the filter module, or a coupled state in which the fitting valve module coupled to the filter module by moving toward the filter module.
    Type: Application
    Filed: December 30, 2021
    Publication date: February 29, 2024
    Applicant: COWAY CO., LTD.
    Inventors: Ki Hong MIN, Man Uk PARK, Yong Yeon NOH, Dae Hwan KIM, Doo Won HAN
  • Publication number: 20220386479
    Abstract: A multilayer circuit board including a ceramic substrate part and a unit circuit board coupled to one surface of the ceramic substrate part. The unit circuit board includes an insulating layer with a circuit pattern formed on one side, an adhesive layer adhered to another surface of the insulating layer, a via hole passing through the insulating layer and the adhesive layer and connected to one surface of the circuit pattern, and conductive paste filled in the via hole. A manufacturing method including batch bonding a circuit board part, which includes a plurality of unit circuit boards, and a ceramic substrate part, wherein each unit circuit board includes providing an insulating layer having a circuit layer, forming an adhesive layer on the insulating layer, forming a circuit pattern, forming a via hole in the insulating and adhesive layers, and filling the via hole with conductive paste.
    Type: Application
    Filed: December 20, 2021
    Publication date: December 1, 2022
    Applicant: TSE CO., LTD.
    Inventors: Doo Hwan PARK, Sung Jun Kim, Han Eol Seo, Jong Geun Park, Kum Sun Park, Chung Hyeon Kim
  • Patent number: 11075160
    Abstract: A semiconductor device is provided. The semiconductor device includes a first wiring and a second wiring disposed at a first metal level, a third wiring and a fourth wiring disposed at a second metal level different from the first metal level, a first via which directly connects the first wiring and the third wiring, a fifth wiring disposed at a third metal level between the first metal level and the second metal level and connected to the second wiring, and a second via which directly connects the fourth wiring and the fifth wiring.
    Type: Grant
    Filed: April 16, 2019
    Date of Patent: July 27, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Doo-Hwan Park, Seong Ho Park, Kyoung Pil Park, Tae Yong Bae, Eun-Chul Seo
  • Patent number: 10923420
    Abstract: A semiconductor device includes a plurality of main contact plugs and a plurality of dummy contact plugs which pass through an insulating layer on a substrate. A plurality of upper interconnections is on the insulating layer. The plurality of dummy contact plugs include a first dummy contact plug. The plurality of upper interconnections include a first upper interconnection overlapping the first dummy contact plug. A vertical central axis of the first dummy contact plug is located outside the first upper interconnection.
    Type: Grant
    Filed: January 17, 2018
    Date of Patent: February 16, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: In Wook Oh, Dong Hyun Kim, Doo Hwan Park, Sung Keun Park, Chul Hong Park, Sung Wook Hwang
  • Patent number: 10923402
    Abstract: A method of manufacturing a semiconductor device may include forming a hardmask layer on a substrate, forming a first mold pattern on the hardmask layer using a first photolithography process, conformally forming a spacer layer on the first mold pattern and on portions of the hardmask layer exposed by the first mold pattern, forming a first mold layer using a second photolithography process. The first mold layer may have a first opening that exposes a portion of the spacer layer. The method may include forming a spacer pattern by anisotropically etching the portion of the spacer layer exposed by the first opening until a portion of a top surface of the hardmask layer is exposed, and using the spacer pattern as an etching mask to pattern the hardmask layer.
    Type: Grant
    Filed: March 20, 2019
    Date of Patent: February 16, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Eun-Chul Seo, Kyoungpil Park, Doo-Hwan Park, Seongho Park, Aee Young Park, Kyungmin Chung
  • Patent number: 10847454
    Abstract: Semiconductor devices are provided. The semiconductor devices may include a substrate, a first insulating film on the substrate, a lower metal layer in the first insulating film, and a second insulating film on the first insulating film. The lower metal layer may be in the second insulating film, the second insulating film may include a lower surface facing the substrate and an upper surface that is opposite the lower surface, and the upper surface of the second insulating film may be upwardly convex. The semiconductor devices may further include a barrier dielectric film including a recess on the second insulating film, and a via metal layer that is in the recess of the barrier dielectric film and electrically connected with the lower metal layer.
    Type: Grant
    Filed: December 16, 2019
    Date of Patent: November 24, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Eui Bok Lee, Deok Young Jung, Sang Bom Kang, Doo-Hwan Park, Jong Min Baek, Sang Hoon Ahn, Hyeok Sang Oh, Woo Kyung You
  • Publication number: 20200118926
    Abstract: Semiconductor devices are provided. The semiconductor devices may include a substrate, a first insulating film on the substrate, a lower metal layer in the first insulating film, and a second insulating film on the first insulating film. The lower metal layer may be in the second insulating film, the second insulating film may include a lower surface facing the substrate and an upper surface that is opposite the lower surface, and the upper surface of the second insulating film may be upwardly convex. The semiconductor devices may further include a barrier dielectric film including a recess on the second insulating film, and a via metal layer that is in the recess of the barrier dielectric film and electrically connected with the lower metal layer.
    Type: Application
    Filed: December 16, 2019
    Publication date: April 16, 2020
    Inventors: Eui Bok LEE, Deok Young JUNG, Sang Bom KANG, Doo-Hwan PARK, Jong Min BAEK, Sang Hoon AHN, Hyeok Sang OH, Woo Kyung YOU
  • Publication number: 20200013715
    Abstract: A semiconductor device is provided. The semiconductor device includes a first wiring and a second wiring disposed at a first metal level, a third wiring and a fourth wiring disposed at a second metal level different from the first metal level, a first via which directly connects the first wiring and the third wiring, a fifth wiring disposed at a third metal level between the first metal level and the second metal level and connected to the second wiring, and a second via which directly connects the fourth wiring and the fifth wiring.
    Type: Application
    Filed: April 16, 2019
    Publication date: January 9, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Doo-Hwan Park, Seong Ho Park, Kyoung Pil Park, Tae Yong Bae, Eun-Chul Seo
  • Patent number: 10510658
    Abstract: Semiconductor devices are provided. The semiconductor devices may include a substrate, a first insulating film on the substrate, a lower metal layer in the first insulating film, and a second insulating film on the first insulating film. The lower metal layer may be in the second insulating film, the second insulating film may include a lower surface facing the substrate and an upper surface that is opposite the lower surface, and the upper surface of the second insulating film may be upwardly convex. The semiconductor devices may further include a barrier dielectric film including a recess on the second insulating film, and a via metal layer that is in the recess of the barrier dielectric film and electrically connected with the lower metal layer.
    Type: Grant
    Filed: July 19, 2018
    Date of Patent: December 17, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Eui Bok Lee, Deok Young Jung, Sang Bom Kang, Doo-Hwan Park, Jong Min Baek, Sang Hoon Ahn, Hyeok Sang Oh, Woo Kyung You
  • Publication number: 20190318968
    Abstract: A method of manufacturing a semiconductor device may include forming a hardmask layer on a substrate, forming a first mold pattern on the hardmask layer using a first photolithography process, conformally forming a spacer layer on the first mold pattern and on portions of the hardmask layer exposed by the first mold pattern, forming a first mold layer using a second photolithography process. The first mold layer may have a first opening that exposes a portion of the spacer layer. The method may include forming a spacer pattern by anisotropically etching the portion of the spacer layer exposed by the first opening until a portion of a top surface of the hardmask layer is exposed, and using the spacer pattern as an etching mask to pattern the hardmask layer.
    Type: Application
    Filed: March 20, 2019
    Publication date: October 17, 2019
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: EUN-CHUL SEO, KYOUNGPIL PARK, DOO-HWAN PARK, SEONGHO PARK, AEE YOUNG PARK, KYUNGMIN CHUNG
  • Publication number: 20190181088
    Abstract: Semiconductor devices are provided. The semiconductor devices may include a substrate, a first insulating film on the substrate, a lower metal layer in the first insulating film, and a second insulating film on the first insulating film. The lower metal layer may be in the second insulating film, the second insulating film may include a lower surface facing the substrate and an upper surface that is opposite the lower surface, and the upper surface of the second insulating film may be upwardly convex. The semiconductor devices may further include a barrier dielectric film including a recess on the second insulating film, and a via metal layer that is in the recess of the barrier dielectric film and electrically connected with the lower metal layer.
    Type: Application
    Filed: July 19, 2018
    Publication date: June 13, 2019
    Inventors: Eui Bok Lee, Deok Young JUNG, Sang Bom KANG, Doo-Hwan PARK, Jong Min BAEK, Sang Hoon AHN, Hyeok Sang OH, Woo Kyung YOU
  • Publication number: 20190051600
    Abstract: A semiconductor device includes a plurality of main contact plugs and a plurality of dummy contact plugs which pass through an insulating layer on a substrate. A plurality of upper interconnections is on the insulating layer. The plurality of dummy contact plugs include a first dummy contact plug. The plurality of upper interconnections include a first upper interconnection overlapping the first dummy contact plug. A vertical central axis of the first dummy contact plug is located outside the first upper interconnection.
    Type: Application
    Filed: January 17, 2018
    Publication date: February 14, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: In Wook OH, Dong Hyun KIM, Doo Hwan PARK, Sung Keun PARK, Chul Hong PARK, Sung Wook HWANG
  • Patent number: 9196827
    Abstract: A non-volatile memory device includes a data storage structure coupled between first and second conductive lines of the memory device. The data storage structure includes a conductive lower heater element, a data storage pattern, and a conductive upper heater element sequentially stacked. At least one sidewall surface of the data storage pattern is coplanar with a sidewall surface of the upper heater element thereabove and a sidewall surface of the lower heater element therebelow. Related fabrication methods are also discussed.
    Type: Grant
    Filed: July 12, 2012
    Date of Patent: November 24, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyu-Hwan Oh, Doo-Hwan Park, Young-Kuk Kim
  • Patent number: 8884263
    Abstract: A diode may be formed within a molding layer on a substrate. A conductive buffer pattern having a greater planar area than the diode may be on the diode and molding layer. An electrode structure may be on the conductive buffer pattern. A data storage pattern may be on the electrode structure. One lateral surface of the conductive buffer pattern may be vertically aligned with one lateral surface of the electrode structure.
    Type: Grant
    Filed: June 14, 2012
    Date of Patent: November 11, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyu-Hwan Oh, Doo-Hwan Park
  • Patent number: 8872148
    Abstract: A phase-change memory device includes a diode, a plug, a doping layer pattern, a phase-change layer pattern and an upper electrode. The diode is disposed on a substrate. The plug is disposed on the diode and has a bottom surface whose area is equal to the area of a top surface of the diode. The plug is formed of metal or a conductive metallic compound. The doping layer pattern is disposed on the plug and has a bottom surface whose area is equal to the area of a top surface of the plug, and includes the same metal or conductive metallic compound as the plug. The phase-change layer pattern is disposed on the doping layer pattern. The upper electrode is disposed on the phase-change layer pattern.
    Type: Grant
    Filed: January 7, 2013
    Date of Patent: October 28, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Doo-Hwan Park, Gyu-Hwan Oh, Jeong-Min Park, Kyung-Min Chung
  • Patent number: 8790976
    Abstract: A conductive pattern on a substrate is formed. An insulating layer having an opening exposing the conductive pattern is formed. A bottom electrode is formed on the conductive pattern and a first sidewall of the opening. A spacer is formed on the bottom electrode and a second sidewall of the opening. The spacer and the bottom electrode are formed to be lower than a top surface of the insulating layer. A data storage plug is formed on the bottom electrode and the spacer. The data storage plug has a first sidewall aligned with a sidewall of the bottom electrode and a second sidewall aligned with a sidewall of the spacer. A bit line is formed on the data storage plug.
    Type: Grant
    Filed: July 15, 2013
    Date of Patent: July 29, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyu-Hwan Oh, Sung-Lae Cho, Byoung-Jae Bae, Ik-Soo Kim, Dong-Hyun Im, Doo-Hwan Park, Kyoung-Ha Eom, Sung-Un Kwon, Chul-Ho Shin, Sang-Sup Jeong
  • Patent number: 8785213
    Abstract: A sacrificial pattern is formed to partially cover the pipe-shaped electrode. A sacrificial spacer is formed on a lateral surface of the sacrificial pattern. The sacrificial spacer extends across the pipe-shaped electrode. The sacrificial spacer has a first side and a second side opposite the first side. The sacrificial pattern is removed to expose the pipe-shaped electrode proximal to the first and second sides of the sacrificial spacer. The pipe-shaped electrode exposed on both sides of the sacrificial spacer may be primarily trimmed. The pipe-shaped electrode is retained under the sacrificial spacer to form a first portion, and a second portion facing the first portion. The second portion of the pipe-shaped electrode is secondarily trimmed. The sacrificial spacer is removed to expose the first portion of the pipe-shaped electrode. A data storage plug is formed on the first portion of the pipe-shaped electrode.
    Type: Grant
    Filed: June 12, 2012
    Date of Patent: July 22, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyu-Hwan Oh, Doo-Hwan Park
  • Patent number: 8680500
    Abstract: A phase change memory device includes an impurity region on a substrate, the impurity region being in an active region, a metal silicide pattern at least partially buried in the impurity region, a diode on the impurity region, a lower electrode on the diode, a phase change layer pattern on the lower electrode, and an upper electrode on the phase change layer pattern.
    Type: Grant
    Filed: June 13, 2012
    Date of Patent: March 25, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyu-Hwan Oh, Byoung-Jae Bae, Dong-Hyun Im, Doo-Hwan Park
  • Patent number: 8600549
    Abstract: The invention relates to an automatic drug dispensing and dosing time reminder device which automatically dispenses one dose of medication at every scheduled dosage time while simultaneously reminding a patient of the dosage time through a voice and a lamp. The device uses a motor, rotating body, and position sensor to dispense medications at the scheduled dosage times. The front face of the device includes an interface to program in the scheduled dosage times.
    Type: Grant
    Filed: April 27, 2009
    Date of Patent: December 3, 2013
    Inventor: Doo Hwan Park