Patents by Inventor Douglas Pastorello

Douglas Pastorello has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7502434
    Abstract: A frequency detector and frequency-locked loop suitable for use in a clock recovery circuit are disclosed. The detector is linear, and can be used in implementing a loss of lock indicator. Variable delay filtering permits the frequency detector to be less sensitive to data fluctuations, and random or pseudo random addition of jitter helps address low gain in the data stream. A VCO controller cycles through a number of control states and provides varying levels of gain, dither and delay during each of the control states.
    Type: Grant
    Filed: March 30, 2004
    Date of Patent: March 10, 2009
    Assignee: Silicon Laboratories Inc.
    Inventors: Eric T. King, Douglas Pastorello
  • Publication number: 20070139088
    Abstract: In at least one embodiment of the invention, a method for dividing a first signal having a first frequency by a divide ratio to generate a lower frequency signal includes generating a first plurality of signals having a common frequency, a first pulse width, and different phases. The first plurality of signals is based, at least in part, on at least one signal having a second pulse width. The first pulse width is selected from a plurality of pulse widths based, at least in part, on the divide ratio. The method includes sequentially selecting individual pulses of the first plurality of signals as an output signal of a select circuit to generate an output signal having a frequency lower than the first frequency.
    Type: Application
    Filed: February 28, 2007
    Publication date: June 21, 2007
    Inventors: Akhil Garlapati, Lizhong Sun, Douglas Pastorello, Richard Juhn, Axel Thomsen
  • Publication number: 20070079149
    Abstract: The present invention comprises a microcontroller unit including a processor for generating a power down signal. Control logic generates a hold signal responsive to the power down signal. A voltage regulator provides a regulated voltage responsive to an input voltage and powers down responsive to the power down signal. At least one digital device powered by the regulated voltage enters a powered down mode responsive to the voltage regulator entering the powered down state. The at least one digital device provides at least one digital output signal that is provided to an input/output cell. The input/output cell also is connected to receive a hold signal. The input/output cell maintains a last state of the digital output signal responsive to the hold signal when the at least one digital device enters the powered down state.
    Type: Application
    Filed: September 30, 2005
    Publication date: April 5, 2007
    Inventors: Biranchinath Sahu, Douglas Pastorello, Golam Chowdhury
  • Publication number: 20070079148
    Abstract: A microcontroller unit includes a processor for generating a first control signal to start a comatose mode of operation for the microcontroller unit. Control logic responsive to the first control signal generates an enable signal at a first level and the control logic is further responsive to a second control signal for generating the enable signal at a second level. A voltage regulator generates regulated voltage from an input voltage. The voltage regulator shuts down to provide a zero volt regulated voltage responsive to the enable signal at the first level and powers up to provide a regulated voltage at an operating level responsive to the enable signal at the second level.
    Type: Application
    Filed: September 30, 2005
    Publication date: April 5, 2007
    Inventors: Douglas Pastorello, Douglas Holberg, William Durbin, Biranchinath Sahu, Golam Chowdhury
  • Publication number: 20050242848
    Abstract: A phase selectable divider circuit includes a select circuit receiving a plurality of signals having a common frequency and a different phase. One of the plurality of signals, having a first phase, is selected as a selector circuit output signal. A first value corresponding to the first phase is summed with a second value corresponding to a phase offset from the first phase to generate a sum indicative thereof. That sum is used to select a second one of the signals having a second phase as the next selector circuit output signal. As successive sums are generated, a pulse train is supplied by selector circuit having a desired frequency.
    Type: Application
    Filed: June 28, 2004
    Publication date: November 3, 2005
    Inventors: Lizhong Sun, Douglas Pastorello, Richard Juhn, Axel Thomsen
  • Publication number: 20050220233
    Abstract: A frequency detector and frequency-locked loop suitable for use in a clock recovery circuit are disclosed. The detector is linear, and can be used in implementing a loss of lock indicator. Variable delay filtering permits the frequency detector to be less sensitive to data fluctuations, and random or pseudo random addition of jitter helps address low gain in the data stream. A VCO controller cycles through a number of control states and provides varying levels of gain, dither and delay during each of the control states.
    Type: Application
    Filed: March 30, 2004
    Publication date: October 6, 2005
    Inventors: Eric King, Douglas Pastorello
  • Publication number: 20050212570
    Abstract: A divider is disclosed herein. The divider includes a sequence of divide stages programmably coupled to provide a variety of divide ratios. The divider also includes one or more multiplexers to feedback the output of a divide stage to the input of a divide stage earlier in the sequence of divide stages. The divider may also include duty cycle correction circuitry and self correction logic to correct abnormal logic states. The divide stages can operate in synchronism with each other. Multiplexer functionality, self correction circuitry functionality, and divide stage functionality may be implemented in a combination latch circuit.
    Type: Application
    Filed: March 24, 2004
    Publication date: September 29, 2005
    Inventors: Lizhong Sun, Bruce Signore, Axel Thomsen, Douglas Pastorello