Patents by Inventor Douglas Stirrett

Douglas Stirrett has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060055428
    Abstract: One disclosed embodiment may comprise a design method for a dynamic circuit system. The method may include providing a design for a single stage network comprising a pull-down network that is configured to perform a desired logic function according to a plurality of inputs. The method may also include designing a multi-stage network that includes at least two stages, each of the at least two stages including a pull-down network that receives a respective portion of the plurality of inputs and each of the at least two stages cooperating to perform the desired logic function.
    Type: Application
    Filed: September 14, 2004
    Publication date: March 16, 2006
    Inventors: Steven Affleck, Reid Riedlinger, Douglas Stirrett
  • Publication number: 20050028163
    Abstract: A processor purging system comprising a translation lookaside buffer (TLB) having a plurality of translation pairs, at least one memory cache, and logic configured to detect whether at least one of the translation pairs corresponds to a purge signal. The logic is further configured to assert a purge detection signal indicative of whether at least one translation pair corresponds to the purge signal and to determine, based upon the purge detection signal, whether to search the memory cache for a translation pair corresponding to the purge signal.
    Type: Application
    Filed: August 1, 2003
    Publication date: February 3, 2005
    Inventors: Gregg Lesartr, Douglas Stirrett
  • Publication number: 20050024064
    Abstract: A device testing system comprising automated test equipment (ATE) configured to interface to a device under test (DUT) and logic configured to select a test set of data comprising a plurality of test pairs, the test pairs indicative of DUT parameter values, the logic further configured to select a subset of the plurality of test pairs from the test set of data and to test the DUT via the ATE with a portion of the selected subset based upon the test results of at least one of the test pairs.
    Type: Application
    Filed: August 1, 2003
    Publication date: February 3, 2005
    Inventors: Benjamin Haass, Douglas Stirrett, James Wai