Patents by Inventor Dung-Ching Perng

Dung-Ching Perng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120167979
    Abstract: The present invention provides a thin film solar cell, which comprises: a substrate; a first electrode disposed on the substrate; a barrier layer disposed on the first electrode, wherein the material of the barrier layer is a conductive material; an ohmic contacting layer disposed on the barrier layer; an absorption layer disposed on the ohmic contacting layer; a buffer layer disposed on the absorption layer; a transparent conductive layer disposed on the buffer layer; and a second electrode disposed on the transparent conductive layer. In addition, the present invention also provides a method for manufacturing the aforementioned thin film solar cell.
    Type: Application
    Filed: December 30, 2011
    Publication date: July 5, 2012
    Applicant: NATIONAL CHENG KUNG UNIVERSITY
    Inventors: Dung-Ching PERNG, Jia-Feng FANG
  • Publication number: 20040227243
    Abstract: One method includes porous low k pore sealing that uses a combination of materials that bond and expand, thereby covering any pore or irregularities in the surface of an insulator adjacent to a conductor. The materials form a substantially impermeable barrier between the conductor and insulator that prevents leakage of the conductor into the insulator. Another method encapsulates the conductor on all exposed surfaces with an impermeable barrier before placement of an insulator, thereby preventing both anode extrusion and diffusion via pores in the insulator.
    Type: Application
    Filed: April 15, 2004
    Publication date: November 18, 2004
    Inventor: Dung-Ching Perng
  • Publication number: 20040229453
    Abstract: One method includes porous low k pore sealing that uses a combination of materials that bond and expand, thereby covering any pore or irregularities in the surface of an insulator adjacent to a conductor. The materials form a substantially impermeable barrier between the conductor and insulator that prevents leakage of the conductor into the insulator. Another method encapsulates the conductor on all exposed surfaces with an impermeable barrier before placement of an insulator, thereby preventing both anode extrusion and diffusion via pores in the insulator.
    Type: Application
    Filed: May 15, 2003
    Publication date: November 18, 2004
    Applicant: JSR Micro, Inc.
    Inventor: Dung-Ching Perng
  • Patent number: 6794698
    Abstract: A DRAM cell capacitor is described. Capacitor formation and cell isolation methods are integrated by using existing isolation trench sidewalls to form DRAM capacitors. A doped silicon substrate adjacent to the vertical sidewalls of the isolation trench provides one DRAM cell capacitor plate. The DRAM capacitor also contains a dielectric material that partially covers the interior vertical sidewalls of the isolation trench. A conductive layer covering the dielectric material on the vertical sidewalls of the isolation trench forms the second capacitor plate and completes the DRAM capacitor.
    Type: Grant
    Filed: April 14, 2000
    Date of Patent: September 21, 2004
    Assignee: LSI Logic Corporation
    Inventors: Dung-Ching Perng, Yauh-Ching Liu
  • Patent number: 6523494
    Abstract: A composite silicon dioxide layer with a reduced dielectric constant is formed by enhancing the surface sensitivity of a PECVD liner layer with activated oxygen. Pores form in an SACVD layer of silicon dioxide deposited from a TEOS precursor over the sensitized PECVD layer. The pores reduce the dielectric constant of the composite layer. Activated oxygen is provided to the PECVD layer in the form of ozone or an oxygen-based plasma.
    Type: Grant
    Filed: September 12, 2000
    Date of Patent: February 25, 2003
    Assignee: Applied Materials, Inc.
    Inventors: Dung-Ching Perng, Peter Wai-Man Lee, Thomas E. Deacon
  • Patent number: 6423630
    Abstract: A process is disclosed for forming low k dielectric material between and over a plurality of spaced apart metal lines previously formed over a dielectric layer of an integrated circuit structure. The steps include: depositing, over and between the plurality of metal lines, a layer of a first low k dielectric material resistant to via poisoning; then planarizing the layer of first low k dielectric material sufficiently to open voids formed in. the first low k dielectric material between the metal lines; then depositing, over the layer of first low k dielectric material and into the opened voids, a layer of second low k dielectric material capable of filling the opened voids in the layer of first low k dielectric material; and then depositing a layer of a third low k dielectric material resistant to via poisoning over the first low k dielectric material and the voids filled with the second low k dielectric material.
    Type: Grant
    Filed: October 31, 2000
    Date of Patent: July 23, 2002
    Assignee: LSI Logic Corporation
    Inventors: Wilbur G. Catabay, Wei-Jen Hsia, Dung-Ching Perng
  • Patent number: 6369418
    Abstract: A DRAM cell capacitor is described. Capacitor formation and cell isolation methods are integrated by using support sidewalls to form vertical DRAM capacitors. Doped polysilicon adjacent to the vertical sidewalls of the support provides one DRAM cell capacitor plate. The DRAM capacitor also contains a dielectric material that contacts and partially covers the doped polysilicon capacitor plate. Doped epitaxial silicon that contacts a portion of the dielectric forms the second capacitor plate and completes the DRAM capacitor.
    Type: Grant
    Filed: July 9, 1998
    Date of Patent: April 9, 2002
    Assignee: LSI Logic Corporation
    Inventors: Dung-Ching Perng, Yauh-Ching Liu
  • Patent number: 6365452
    Abstract: A DRAM cell capacitor and access transistor are described. Capacitor formation, access transistor fabrication and cell isolation methods are integrated by using isolation trench sidewalls to form DRAM capacitors and access transistors. A doped silicon substrate adjacent to the vertical sidewalls of the isolation trench provides one DRAM cell capacitor plate. The DRAM capacitor also contains a dielectric material that partially covers the interior vertical sidewalls of the isolation trench. A conductive layer covering the dielectric material on the vertical sidewalls of the isolation trench forms the second capacitor plate and completes the DRAM capacitor. A vertically oriented access transistor is formed over top of the capacitor. To accomplish this, an isolation dielectric is deposited and patterned to provide a support structure for gate electrodes of the vertical access transistor above the trench sidewall capacitors.
    Type: Grant
    Filed: November 28, 2000
    Date of Patent: April 2, 2002
    Assignee: LSI Logic Corporation
    Inventors: Dung-Ching Perng, Yauh-Ching Liu
  • Patent number: 6177699
    Abstract: A DRAM cell capacitor and access transistor are described. Capacitor formation, access transistor fabrication and cell isolation methods are integrated by using isolation trench sidewalls to form DRAM capacitors and access transistors. A doped silicon substrate adjacent to the vertical sidewalls of the isolation trench provides one DRAM cell capacitor plate. The DRAM capacitor also contains a dielectric material that partially covers the interior vertical sidewalls of the isolation trench. A conductive layer covering the dielectric material on the vertical sidewalls of the isolation trench forms the second capacitor plate and completes the DRAM capacitor. A vertically oriented access transistor is formed over top of the capacitor. To accomplish this, an isolation dielectric is deposited and patterned to provide a support structure for gate electrodes of the vertical access transistor above the trench sidewall capacitors.
    Type: Grant
    Filed: May 21, 1998
    Date of Patent: January 23, 2001
    Assignee: LSI Logic Corporation
    Inventors: Dung-Ching Perng, Yauh-Ching Liu
  • Patent number: 6149987
    Abstract: A composite silicon dioxide layer with a reduced dielectric constant is formed by enhancing the surface sensitivity of a PECVD liner layer with activated oxygen. Pores form in an SACVD layer of silicon dioxide deposited from a TEOS precursor over the sensitized PECVD layer. The pores reduce the dielectric constant of the composite layer. Activated oxygen is provided to the PECVD layer in the form of ozone or an oxygen-based plasma.
    Type: Grant
    Filed: April 7, 1998
    Date of Patent: November 21, 2000
    Assignee: Applied Materials, Inc.
    Inventors: Dung-Ching Perng, Peter Wai-Man Lee, Thomas E. Deacon
  • Patent number: 6090661
    Abstract: A DRAM cell capacitor is described. Capacitor formation and cell insolation methods are integrated by using existing isolation trench sidewalls to form DRAM capacitors. A doped silicon substrate adjacent to the vertical sidewalls of the isolation trench provides one DRAM cell capacitor plate. The DRAM capacitor also contains a dielectric material that partially covers the interior vertical sidewalls of the isolation trench. A conductive layer covering the dielectric material on the vertical sidewalls of the isolation trench forms the second capacitor plate and completes the DRAM capacitor.
    Type: Grant
    Filed: March 19, 1998
    Date of Patent: July 18, 2000
    Assignee: LSI Logic Corporation
    Inventors: Dung-Ching Perng, Yauh-Ching Liu
  • Patent number: 6090239
    Abstract: A modified chemical-mechanical polishing apparatus is described. The apparatus includes: (i) a polishing pad 104 providing a surface against which a surface of an integrated circuit substrate 116 is polished; (ii) an anode 103 on which the polishing pad is secured, the anode including an electrolyzable conductive material; and (iii) a voltage source 106 electrically connecting the anode to the integrated circuit substrate in such a way that when a voltage is applied from the voltage source in the presence of slurry 114 admixed with an electrolyte composition on the polishing pad, an electrolytic cell results in which the conductive material deposits on the surface of the integrated circuit substrate. A process of depositing a conductive material on and polishing a surface of an integrated circuit substrate simultaneously is also described.
    Type: Grant
    Filed: August 2, 1999
    Date of Patent: July 18, 2000
    Assignee: LSI Logic Corporation
    Inventors: Yauh-Ching Liu, Dung-Ching Perng
  • Patent number: 6066570
    Abstract: A method for increasing chip yield by reducing black silicon deposition in accordance with the present invention includes the steps of providing a silicon wafer suitable for fabricating semiconductor chips, depositing a first layer over an entire surface of the wafer, removing a portion of the first layer to expose a region suitable for forming semiconductor devices and etching the wafer such that a remaining portion of the first layer prevents redeposition of etched material on the wafer. A semiconductor assembly for reducing black silicon deposition thereon, includes a silicon wafer suitable for fabricating semiconductor chips, the wafer having a front surface for forming semiconductor devices, a back surface and edges. A deposited layer is formed on the wafer for covering the back surface and the edges such that redeposition of silicon on the back surface and edges of the wafer during etching is prevented.
    Type: Grant
    Filed: December 10, 1998
    Date of Patent: May 23, 2000
    Assignees: Siemens Aktiengesellschaft, International Business Machines Corporation
    Inventors: Dung-Ching Perng, David M. Dobuzinsky, Ting Hao Wang, Klaus Roithner
  • Patent number: 6033997
    Abstract: Reduction of black silicon is achieved by providing a dielectric layer in at least the bead region of the wafer before the formation of a hard etch mask.
    Type: Grant
    Filed: December 29, 1997
    Date of Patent: March 7, 2000
    Assignee: Siemens Aktiengesellschaft
    Inventor: Dung-Ching Perng
  • Patent number: 6004880
    Abstract: A modified chemical-mechanical polishing apparatus is described. The apparatus includes: (i) a polishing pad for providing a surface against which a surface of an integrated circuit substrate is polished during polishing; (ii) an anode on which the polishing pad is secured, the anode including an electrolyzable conductive material; and (iii) a voltage source including a first electrical connection and a second electrical connection, the first electrical connection being connected to the anode and the second electrical connection being configured for connection to the integrated circuit substrate undergoing polishing such that when a voltage is applied from the voltage source in the presence of slurry admixed with an electrolyte composition on the polishing pad, an electrolytic cell results in which the conductive material deposits on the surface of the integrated circuit substrate.
    Type: Grant
    Filed: February 20, 1998
    Date of Patent: December 21, 1999
    Assignee: LSI Logic Corporation
    Inventors: Yauh-Ching Liu, Dung-Ching Perng