Patents by Inventor Duyen Pham-Stabner

Duyen Pham-Stabner has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7433667
    Abstract: A signal conditioning circuit contains an oscillator which is connected to the inputs of two mixers. The output of one mixer is coupled, so as to form a feedback path, to a frequency divider circuit whose first output is coupled to the second input of the first mixer. A second signal output of the frequency divider circuit carries a signal with a phase shift of 90 degrees with respect to the signal at the first signal output of the frequency divider circuit. The second signal is supplied to a second input of the second mixer. Feedback results in undesirable signal components in the in-phase and quadrature components being suppressed. At the same time, the in-phase and quadrature components have a fixed phase relationship with respect to one another. The signal conditioning circuit allows desired non-integer division ratios to be achieved.
    Type: Grant
    Filed: September 23, 2004
    Date of Patent: October 7, 2008
    Assignee: Infineon Technologies AG
    Inventors: Dietolf Seippel, André Hanke, Duyen Pham-Stäbner
  • Patent number: 7385404
    Abstract: An arrangement for testing a plurality of capacitances in a capacitance array of an integrated circuit includes a power supply and a means for cyclically charging and discharging at least one of the capacitances. In this arrangement, the cycle frequency is dependent on the value of the capacitance. The cycle frequency or a quantity characteristic associated therewith is measured by a means to ascertain a value of the capacitance under test.
    Type: Grant
    Filed: September 15, 2004
    Date of Patent: June 10, 2008
    Assignee: Infineon Technologies AG
    Inventors: Giuseppe Li Puma, Duyen Pham-Stäbner, Elmar Wagner
  • Patent number: 7301411
    Abstract: A VCO circuit (20) has a coil (21) and, in parallel therewith, a constant capacitance (24) and adjustable capacitance elements (22, 23). A first capacitance element (22) is formed by one or more varactors whose capacitance can be adjusted by an analogue adjusting voltage (Vtune), while a second capacitance element (23) is formed by an arrangement comprising a plurality of capacitors which can be actuated by a digital bit word VCWD[N:1]. Digital calibration for the VCO (20) is performed by determining whether the present adjusting voltage is within a particular voltage range and, if this is not the case, the digital bit word being incremented or decremented by a bit value.
    Type: Grant
    Filed: December 9, 2005
    Date of Patent: November 27, 2007
    Assignee: Infineon Technologies AG
    Inventors: Giuseppe Li Puma, Duyen Pham-Stäbner, Georg Stabner
  • Publication number: 20070063754
    Abstract: A frequency generator is specified which includes a pulse generator with a downstream signal conditioning circuit. The pulse generator is designed for recurring emission of pulses. The signal conditioning circuit derives a signal at a desired frequency from higher harmonic frequency components of the electrical pulses. The circuit makes it possible to produce a radio-frequency signal from a low-frequency clock signal, with little complexity and a small chip area. This is suitable, for example, for mixing with a further signal frequency onto a carrier frequency or an intermediate frequency in transceivers.
    Type: Application
    Filed: May 2, 2006
    Publication date: March 22, 2007
    Inventor: Duyen Pham-Stabner
  • Publication number: 20060152292
    Abstract: A VCO circuit (20) has a coil (21) and, in parallel therewith, a constant capacitance (24) and adjustable capacitance elements (22, 23). A first capacitance element (22) is formed by one or more varactors whose capacitance can be adjusted by an analogue adjusting voltage (Vtune), while a second capacitance element (23) is formed by an arrangement comprising a plurality of capacitors which can be actuated by a digital bit word VCWD[N:1]. Digital calibration for the VCO (20) is performed by determining whether the present adjusting voltage is within a particular voltage range and, if this is not the case, the digital bit word being incremented or decremented by a bit value.
    Type: Application
    Filed: December 9, 2005
    Publication date: July 13, 2006
    Inventors: Giuseppe Puma, Duyen Pham-Stabner, Georg Stabner
  • Patent number: 6995626
    Abstract: The invention is directed to a tunable, capacitive component that includes a pair of MOS transistors whose gate connections are connected via a respective coupling capacitance to a pair of circuit nodes between which the tuned capacitance can be tapped off. The four load connections of the MOS transistors are connected to one another. In addition, a tuning input and a reference signal input are provided that are both coupled to the transistor pair. In this arrangement, the reference signal input is designed for setting the operating point of the transistors. The tunable capacitance has a large tuning range and also a low series resistance and permits good linearity properties on account of the operating point setting. The component can be used advantageously in LC oscillators.
    Type: Grant
    Filed: September 3, 2004
    Date of Patent: February 7, 2006
    Assignee: Infineon Technologies AG
    Inventors: Jürgen Oehm, Duyen Pham-Stäbner
  • Publication number: 20060017602
    Abstract: The mobile radio receiver comprises a variable amplifier (3), a first means (9, 10) for comparison of a signal, which is characteristic of the amplitude of a received signal, with at least one analogue comparison value (PDTHR), a second means (13, 14, 17) for comparison of a signal, which is characteristic of the amplitude of a received signal, with at least one digital comparison value (RSSITHR), and a third means (17, 11) for setting the gain, which is driven by the first means (9, 10) and by the second means (13, 14, 17).
    Type: Application
    Filed: July 21, 2005
    Publication date: January 26, 2006
    Inventors: Giuseppe Puma, Duyen Pham-Stabner, Dietolf Seippel
  • Publication number: 20050113056
    Abstract: A signal conditioning circuit contains an oscillator which is connected to the inputs of two mixers. The output of one mixer is coupled, so as to form a feedback path, to a frequency divider circuit whose first output is coupled to the second input of the first mixer. A second signal output of the frequency divider circuit carries a signal with a phase shift of 90 degrees with respect to the signal at the first signal output of the frequency divider circuit. The second signal is supplied to a second input of the second mixer. Feedback results in undesirable signal components in the in-phase and quadrature components being suppressed. At the same time, the in-phase and quadrature components have a fixed phase relationship with respect to one another. The signal conditioning circuit allows desired non-integer division ratios to be achieved.
    Type: Application
    Filed: September 23, 2004
    Publication date: May 26, 2005
    Inventors: Dietolf Seippel, Andre Hanke, Duyen Pham-Stabner
  • Publication number: 20050099198
    Abstract: An arrangement for testing a plurality of capacitances in a capacitance array of an integrated circuit includes a power supply and a means for cyclically charging and discharging at least one of the capacitances. In this arrangement, the cycle frequency is dependent on the value of the capacitance. The cycle frequency or a quantity characteristic associated therewith is measured by a means to ascertain a value of the capacitance under test.
    Type: Application
    Filed: September 15, 2004
    Publication date: May 12, 2005
    Inventors: Giuseppe Puma, Duyen Pham-Stabner, Elmar Wagner
  • Publication number: 20050088249
    Abstract: The invention is directed to a tunable, capacitive component that includes a pair of MOS transistors whose gate connections are connected via a respective coupling capacitance to a pair of circuit nodes between which the tuned capacitance can be tapped off. The four load connections of the MOS transistors are connected to one another. In addition, a tuning input and a reference signal input are provided that are both coupled to the transistor pair. In this arrangement, the reference signal input is designed for setting the operating point of the transistors. The tunable capacitance has a large tuning range and also a low series resistance and permits good linearity properties on account of the operating point setting. The component can be used advantageously in LC oscillators.
    Type: Application
    Filed: September 3, 2004
    Publication date: April 28, 2005
    Inventors: Jurgen Oehm, Duyen Pham-Stabner