Patents by Inventor Dwight Jaynes

Dwight Jaynes has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6535049
    Abstract: A system for testing an integrated circuit. The system includes a plurality of simultaneous switching output (SSO) cells with each of the plurality of simultaneous SSO cells including an output driver providing an output signal to a respective signal pin coupled to the integrated circuit, a toggle circuit toggling its output; a multiplexer selecting a signal for communication to the output driver to control output provided to the respective signal pin, an input signal line communicating an SSO enable signal to the multiplexer, wherein the multiplexer selects the toggled output for communication to the output driver when the SSO enable signal is asserted; and a signal pin that is coupled to each respective input signal line of the plurality of SSO cells.
    Type: Grant
    Filed: November 14, 2001
    Date of Patent: March 18, 2003
    Assignee: Hewlett-Packard Company
    Inventors: Dwight Jaynes, Harold Dozier
  • Patent number: 6407613
    Abstract: The circuit to be used either to create a simultaneously switching outputs (SSO) event or to create a simultaneously switching inputs (SSI) event. The circuit uses a toggle register to generate a toggling signal and a signal line to operate logic to select the toggling signal as output from the circuit for the SSO event. The signal line is connected to an external pin. The circuit uses another signal line, also connected to an external pin, to disable or tristate the output driver that drives the I/O pin. This permits the circuit to receive input for the SSI event. Two chips, each having a plurality of such circuits, can be arranged so that one chip generates the SSO event and sends it to the second chip, which is configured to receive the SSI event. The circuit also has a pair of registers in a cascade arrangement to provide precise control of the output signal. The circuit has an additional register to disable the output driver and permit the circuit to receive input for a scan event.
    Type: Grant
    Filed: May 27, 1997
    Date of Patent: June 18, 2002
    Assignee: Hewlett-Packard Company
    Inventors: Dwight Jaynes, Michael D. Bienek
  • Publication number: 20020030531
    Abstract: The inventive circuit allows the circuit to be used either to create a simultaneously switching outputs (SSO) event or to create a simultaneously switching inputs (SSI) event. The circuit uses a toggle register to generate a toggling signal and a signal line to operate logic to select the toggling signal as output from the circuit for the SSO event. The signal line is connected to an external pin. The circuit uses another signal line, also connected to an external pin, to disable or tristate the output driver that drives the I/O pin. This permits the circuit to receive input for the SSI event. Two chips, each having a plurality of such circuits, can be arranged so that one chip generates the SSO event and sends it to the second chip, which is configured to receive the SSI event. The circuit also has a pair of registers in a cascade arrangement to provide precise control of the output signal.
    Type: Application
    Filed: November 14, 2001
    Publication date: March 14, 2002
    Inventors: Dwight Jaynes, Harold Dozier
  • Patent number: 5787092
    Abstract: The inventive system and method determines path delay of at least one test path of logic gates. The invention uses a toggle register to generate a toggling signal, that is sent out onto the path by a launch register. A capture register receives the signal from the other end of the path. A logic gate compares the received signal from a prior launched signal with an inverted launched signal. Since the signal is a toggling signal the prior received signal should be the same as an inverted launched signal. A latch register determines whether the logic gate has detected a match between inverted launched signal and the received signal from a prior launch signal within a predetermined time clock period. As the clock period is shortened, the launched signal will fail to traverse the path and be captured by the capture register within the clock period. This will cause a mis-match in the logic gate. The clock period at the point of mis-match is the delay time of the path.
    Type: Grant
    Filed: May 27, 1997
    Date of Patent: July 28, 1998
    Assignee: Hewlett-Packard Co.
    Inventors: Dwight Jaynes, Harold Dozier