Patents by Inventor Edgar J. Martinez

Edgar J. Martinez has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130321205
    Abstract: Disclosed subject matter is directed to techniques and systems for analyzing a system design having a phase array antenna. In at least one implementation, component models of individual components of the phased array antenna may be provided. The component models may be arranged as a multi-dimensional lookup table (LUT) in some embodiments. A single-channel model of antenna performance may be synthesized for the system design based on the component models. An analysis of the performance of the system design may then be performed using the single-channel model of antenna performance.
    Type: Application
    Filed: June 1, 2012
    Publication date: December 5, 2013
    Applicant: Raytheon Company
    Inventors: Mark J. Beals, Edgar J. Martinez, Jacob Kim, Ajay Subramanian, William F. Skalenda, Robert W. Alm, Lee A. McMillan
  • Patent number: 5429963
    Abstract: This is a fabrication process for complementary III-V HFETs in which devices are built side-by-side in doped-areas, known as "tubs", grown by molecular beam epitaxy on indium phosphide (InP) substrates, or other material systems such as materials grown on GaAs substrates. The layers grown are a semi-insulating buffer layer of InAlAs, a InGaAs channel, an InAlAs barrier layer and finally an InGaAs cap layer. All layers are lattice matched or pseudomorphic to the InP substrate. After mesa etching of areas around the transistor, a high temperature silicon nitride (Si.sub.3 N.sub.4) layer is deposited using chemical vapor deposition, and photoresist is deposited. Then n-well and p-well areas are formed in turn, with appropriate ion-implantation, stripping of the photoresist, and annealing to activate the dopants. Then the Si.sub.3 N.sub.4 is stripped and the samples thoroughly cleaned. Then, the refractory gate metal is sputtered, delineated with photoresist and reactive ion etch procedures.
    Type: Grant
    Filed: April 25, 1994
    Date of Patent: July 4, 1995
    Assignee: The United States of America as represented by the Secretary of the Air Force
    Inventors: Edgar J. Martinez, Michael Shur, Fritz Schuermeyer, Charles Cerny
  • Patent number: 5192698
    Abstract: It is desirable to implement complementary field effect transistors in group III/group V compound semiconductors, especially on InP substrates. Outstanding n-channel performance has been demonstrated in InGaAs channel devices on InP substrates. Preliminary experiments indicate that GaAsSb channel devices will result in optimal p-heterostructure FETs (HFETs). This disclosure teaches a technique to fabricate both n- and p-channel devices on the same substrate, allowing the demonstration of (C-HFET) technology. The HFET structure contains a channel region and the barrier region. The channel region consists of two distinctive parts: the p-channel and the n-channel areas. The p-channel area consists of GaAsSb, lattice matched to the InP substrate. In n-channel FETs, and ohmic contacts are formed by first doping the contact areas with Si by ion implantation, annealing the structure and then depositing and annealing the ohmic metal.
    Type: Grant
    Filed: March 17, 1992
    Date of Patent: March 9, 1993
    Assignee: The United State of America as represented by the Secretary of the Air Force
    Inventors: Fritz L. Schuermeyer, Paul E. Cook, Edgar J. Martinez, Marino J. Martinez