Patents by Inventor Edmund M. Schneider
Edmund M. Schneider has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12143078Abstract: A method for matching a pair of composite circuit elements (CEs) included in a circuit includes fabricating N CEs (e.g., resistors, transistors, current sources, capacitors) designed to match and switches configurable, according to M different combinations, to connect N/2 of the N CEs to form a first composite CE and to connect a remaining N/2 of the N CEs to form a second composite CE. Sequentially in time, for each combination of the M combinations, the switches are configured to form the first and second composite CEs according to the combination and a characteristic of the circuit is measured that includes the formed first and second composite CEs. The characteristic indicates how well the formed composite CEs match. A final combination of the M combinations is chosen whose measured characteristic indicates a best match and the final combination is used to configure the switches to form the composite CEs.Type: GrantFiled: May 26, 2021Date of Patent: November 12, 2024Assignee: Cirrus Logic, Inc.Inventors: Edmund M. Schneider, Ramin Zanbaghi, Terence C. Bowness, Eric Kimball
-
Patent number: 11791779Abstract: A method for use in an analog circuit having a plurality of differential pairs of elements, wherein for each pair of the plurality of differential pairs of elements, the elements of the pair are designed to match but may have mismatch that induces error. The method includes, for each pair of at least two pairs of the plurality of differential pairs of elements: spectrally separating the mismatch-induced error of the pair from mismatch-induced error of a remainder of the plurality of differential pairs of elements, monitoring, by an analog-to-digital converter (ADC), an output of the analog circuit, and analyzing the monitored output to measure the mismatch-induced error of the pair.Type: GrantFiled: December 11, 2020Date of Patent: October 17, 2023Assignee: Cirrus Logic, Inc.Inventors: Ramin Zanbaghi, John L. Melanson, Edmund M. Schneider
-
Publication number: 20220190789Abstract: A method for use in an analog circuit having a plurality of differential pairs of elements, wherein for each pair of the plurality of differential pairs of elements, the elements of the pair are designed to match but may have mismatch that induces error. The method includes, for each pair of at least two pairs of the plurality of differential pairs of elements: spectrally separating the mismatch-induced error of the pair from mismatch-induced error of a remainder of the plurality of differential pairs of elements, monitoring, by an analog-to-digital converter (ADC), an output of the analog circuit, and analyzing the monitored output to measure the mismatch-induced error of the pair.Type: ApplicationFiled: December 11, 2020Publication date: June 16, 2022Inventors: Ramin Zanbaghi, John L. Melanson, Edmund M. Schneider
-
Publication number: 20220190794Abstract: A method for matching a pair of composite circuit elements (CEs) included in a circuit includes fabricating N CEs (e.g., resistors, transistors, current sources, capacitors) designed to match and switches configurable, according to M different combinations, to connect N/2 of the N CEs to form a first composite CE and to connect a remaining N/2 of the N CEs to form a second composite CE. Sequentially in time, for each combination of the M combinations, the switches are configured to form the first and second composite CEs according to the combination and a characteristic of the circuit is measured that includes the formed first and second composite CEs. The characteristic indicates how well the formed composite CEs match. A final combination of the M combinations is chosen whose measured characteristic indicates a best match and the final combination is used to configure the switches to form the composite CEs.Type: ApplicationFiled: May 26, 2021Publication date: June 16, 2022Inventors: Edmund M. Schneider, Ramin Zanbaghi, Terence C. Bowness, Eric Kimball
-
Patent number: 10951225Abstract: A SAR ADC may include a plurality of capacitor networks, wherein each capacitor network of the plurality of capacitor networks has a sampling capacitor for sampling an analog input signal to the SAR ADC and at least one non-sampling capacitor. The SAR ADC may also include a DAC including a plurality of sub-DACs including at least a first sub-DAC representing most significant bits of an output of the SAR ADC, wherein the output of the first sub-DAC is coupled to the sampling capacitors of the plurality of capacitor networks and a second sub-DAC representing bits of the output of the SAR ADC lesser in magnitude significance than those of the first sub-DAC, wherein the output of the second sub-DAC is coupled to a respective one of at least one non-sampling capacitor of each of the plurality of capacitor networks.Type: GrantFiled: March 17, 2020Date of Patent: March 16, 2021Assignee: Cirrus Logic, Inc.Inventors: Donelson A. Shannon, Edmund M. Schneider, Jianping Wen
-
Patent number: 8103174Abstract: A communication network is provided for interconnecting a network of digital systems, such as multimedia devices. Each node of the communication network may include a receiver and a transmitter. The receiver and transmitter of each node can be an optical receiver and transmitter. The optical receiver is preferably powered by two power supply pins, each providing different supply amounts. An activity detector within the receiver can be powered from a first supply amount, and the signal path of the optical receiver can be supplied from a second supply amount greater than the first supply amount. The first supply amount is provided at all times, and the second supply amount is only provided if activity is detected. A voltage regulator which provides the first supply amount can be beneficially embodied on the same integrated circuit as a network interface to reduce the manufacturing cost of the network.Type: GrantFiled: December 7, 2010Date of Patent: January 24, 2012Assignee: Standard Microsystems CorporationInventors: David J. Knapp, Tony Susanto, Edmund M. Schneider, Wesley L. Mokry
-
Patent number: 7994863Abstract: An electronic system generates at least one floating supply voltage, wherein during operation of the circuit the floating supply voltage tracks a common mode voltage of first and second differential input signals. By tracking the common mode voltage, in at least one embodiment, the floating supply voltage adjusts as the common mode voltage changes. Thus, the floating supply voltages can be based upon the peak-to-peak values of the first and second output signals without factoring in the common mode voltage. In at least one embodiment, the electronic system provides the floating supply voltages to an amplifier. The amplifier amplifies the first and second differential input signals and generates differential output signals. A differential sampling circuit samples the differential output signals to cancel the common mode voltage from the differential output signals. In at least one embodiment, an analog-to-digital converter converts the sampled differential output signals into a digital output signal.Type: GrantFiled: December 31, 2008Date of Patent: August 9, 2011Assignee: Cirrus Logic, Inc.Inventors: Edmund M. Schneider, Murari L. Kejariwal, Stephen T. Hodapp, John L. Melanson
-
Publication number: 20110076014Abstract: A communication network is provided for interconnecting a network of digital systems, such as multimedia devices. Each node of the communication network may include a receiver and a transmitter. The receiver and transmitter of each node can be an optical receiver and transmitter. The optical receiver is preferably powered by two power supply pins, each providing different supply amounts. An activity detector within the receiver can be powered from a first supply amount, and the signal path of the optical receiver can be supplied from a second supply amount greater than the first supply amount. The first supply amount is provided at all times, and the second supply amount is only provided if activity is detected. A voltage regulator which provides the first supply amount can be beneficially embodied on the same integrated circuit as a network interface to reduce the manufacturing cost of the network.Type: ApplicationFiled: December 7, 2010Publication date: March 31, 2011Applicant: STANDARD MICROSYSTEMS CORPORATIONInventors: David J. Knapp, Tony Susanto, Edmund M. Schneider, Wesley L. Mokry
-
Patent number: 7912381Abstract: A communication network is provided for interconnecting a network of digital systems, such as multimedia devices. Each node of the communication network may include a receiver and a transmitter. The receiver and transmitter of each node can be an optical receiver and transmitter. The optical receiver is preferably powered by two power supply pins, each providing different supply amounts. An activity detector within the receiver can be powered from a first supply amount, and the signal path of the optical receiver can be supplied from a second supply amount greater than the first supply amount. The first supply amount is provided at all times, and the second supply amount is only provided if activity is detected. A voltage regulator which provides the first supply amount can be beneficially embodied on the same integrated circuit as a network interface to reduce the manufacturing cost of the network.Type: GrantFiled: June 2, 2006Date of Patent: March 22, 2011Assignee: Standard Microsystems CorporationInventors: David J. Knapp, Tony Susanto, Edmund M. Schneider, Wesley L. Mokry
-
Publication number: 20100164631Abstract: An electronic system generates at least one floating supply voltage, wherein during operation of the circuit the floating supply voltage tracks a common mode voltage of first and second differential input signals. By tracking the common mode voltage, in at least one embodiment, the floating supply voltage adjusts as the common mode voltage changes. Thus, the floating supply voltages can be based upon the peak-to-peak values of the first and second output signals without factoring in the common mode voltage. In at least one embodiment, the electronic system provides the floating supply voltages to an amplifier. The amplifier amplifies the first and second differential input signals and generates differential output signals. A differential sampling circuit samples the differential output signals to cancel the common mode voltage from the differential output signals. In at least one embodiment, an analog-to-digital converter converts the sampled differential output signals into a digital output signal.Type: ApplicationFiled: December 31, 2008Publication date: July 1, 2010Inventors: Edmund M. Schneider, Murari L. Kejariwal, Stephen T. Hodapp, John L. Melanson
-
Patent number: 7746257Abstract: A delta-sigma analog-to-digital converter (ADC) circuit improves performance by reducing the amount of noise and other error sampled by the reference switching circuit. The reference switching network is operated intermittently only when the charge on an input integrator exceeds a threshold, thereby preventing the input integrator from saturating, while avoiding needlessly injecting reference noise. The input to the ADC may be a current injected directly into a summing node of the integrator, or may be a voltage supplied through another switching network.Type: GrantFiled: February 5, 2009Date of Patent: June 29, 2010Assignee: Cirrus Logic, Inc.Inventors: Edmund M. Schneider, Eric J. Swanson, John L. Melanson
-
Publication number: 20090278720Abstract: A delta-sigma analog-to-digital converter (ADC) circuit improves performance by reducing the amount of noise and other error sampled by the reference switching circuit. The reference switching network is operated intermittently only when the charge on an input integrator exceeds a threshold, thereby preventing the input integrator from saturating, while avoiding needlessly injecting reference noise. The input to the ADC may be a current injected directly into a summing node of the integrator, or may be a voltage supplied through another switching network.Type: ApplicationFiled: February 5, 2009Publication date: November 12, 2009Inventors: Edmund M. Schneider, Eric J. Swanson, John L. Melanson
-
Patent number: 7439892Abstract: A modulator integrator circuit includes an amplifier having a capacitive feedback connection, a variable voltage generator, a fixed voltage reference, and a capacitor having a first plate and a second plate. The first plate of the capacitor is coupled to the variable voltage generator. The modulator reference circuit further includes a first switch that selectively couples the second plate of the capacitor to the amplifier and a second switch that selectively couples the second plate of the capacitor to the fixed voltage reference.Type: GrantFiled: June 29, 2007Date of Patent: October 21, 2008Assignee: Cirrus Logic, Inc.Inventors: Edmund M. Schneider, John J. Paulos
-
Publication number: 20070280705Abstract: A communication network is provided for interconnecting a network of digital systems, such as multimedia devices. Each node of the communication network may include a receiver and a transmitter. The receiver and transmitter of each node can be an optical receiver and transmitter. The optical receiver is preferably powered by two power supply pins, each providing different supply amounts. An activity detector within the receiver can be powered from a first supply amount, and the signal path of the optical receiver can be supplied from a second supply amount greater than the first supply amount. The first supply amount is provided at all times, and the second supply amount is only provided if activity is detected. A voltage regulator which provides the first supply amount can be beneficially embodied on the same integrated circuit as a network interface to reduce the manufacturing cost of the network.Type: ApplicationFiled: June 2, 2006Publication date: December 6, 2007Applicant: STANDARD MICROSYSTEMS CORPORATIONInventors: David J. Knapp, Tony Susanto, Edmund M. Schneider, Wesley L. Mokry
-
Patent number: 6828864Abstract: A loop filter device and method for implementing a loop filter for a phase locked loop (“PLL”) circuit, which locks a frequency of a signal to a reference frequency, are disclosed. The loop filter includes a proportional path circuit and an integral path circuit. The proportional path circuit receives a charge pump output and determines and holds a charge to be directed to or taken from a PLL circuit throughout an update period based on a detected phase difference for the update period for locking a frequency of a signal for a PLL circuit to a reference frequency. The integral path circuit is coupled to the proportional path circuit, and the integral path circuit receives another charge pump output and tracks a total charge level for the PLL circuit based on phase differences for present and prior update periods.Type: GrantFiled: July 3, 2003Date of Patent: December 7, 2004Assignee: Cirrus Logic, Inc.Inventors: Adrian Maxim, Baker Scott, III, Edmund M. Schneider, Melvin L. Hagge
-
Publication number: 20040095196Abstract: A loop filter device and method for implementing a loop filter for a phase locked loop (“PLL”) circuit, which locks a frequency of a signal to a reference frequency, are disclosed. The loop filter includes a proportional path circuit and an integral path circuit. The proportional path circuit receives a charge pump output and determines and holds a charge to be directed to or taken from a PLL circuit throughout an update period based on a detected phase difference for the update period for locking a frequency of a signal for a PLL circuit to a reference frequency. The integral path circuit is coupled to the proportional path circuit, and the integral path circuit receives another charge pump output and tracks a total charge level for the PLL circuit based on phase differences for present and prior update periods.Type: ApplicationFiled: July 3, 2003Publication date: May 20, 2004Inventors: Adrian Maxim, Baker Scott, Edmund M. Schneider, Melvin L. Hagge
-
Patent number: 6690240Abstract: A loop filter device and method for implementing a loop filter for a phase locked loop (“PLL”) circuit, which locks a frequency of a signal to a reference frequency, are disclosed. The loop filter includes a proportional path circuit and an integral path circuit. The proportional path circuit receives a charge pump output and determines and holds a charge to be directed to or taken from a PLL circuit throughout an update period based on a detected phase difference for the update period for locking a frequency of a signal for a PLL circuit to a reference frequency. The integral path circuit is coupled to the proportional path circuit, and the integral path circuit receives another charge pump output and tracks a total charge level for the PLL circuit based on phase differences for present and prior update periods.Type: GrantFiled: January 10, 2002Date of Patent: February 10, 2004Assignee: Cirrus Logic, Inc.Inventors: Adrian Maxim, Baker Scott, III, Edmund M. Schneider, Melvin L. Hagge
-
Publication number: 20030128074Abstract: A loop filter device and method for implementing a loop filter for a phase locked loop (“PLL”) circuit, which locks a frequency of a signal to a reference frequency, are disclosed. The loop filter includes a proportional path circuit and an integral path circuit. The proportional path circuit receives a charge pump output and determines and holds a charge to be directed to or taken from a PLL circuit throughout an update period based on a detected phase difference for the update period for locking a frequency of a signal for a PLL circuit to a reference frequency. The integral path circuit is coupled to the proportional path circuit, and the integral path circuit receives another charge pump output and tracks a total charge level for the PLL circuit based on phase differences for present and prior update periods.Type: ApplicationFiled: January 10, 2002Publication date: July 10, 2003Inventors: Adrian Maxim, Baker Scott, Edmund M. Schneider, Melvin L. Hagge