Patents by Inventor Edoardo Nocita

Edoardo Nocita has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7944751
    Abstract: A method is described for programming memory cells, in particular of the Flash type. In accordance with the method, a verification is performed with a first parallelism (M) in which a reading is carried out for determining the state of a group of memory cells, a determination is performed of a programming parallelism (np), based on the results of the verification, and a real programming of the memory cells carried out with the programming parallelism (np). An architecture is also described for programming memory cells in particular of the Flash type.
    Type: Grant
    Filed: September 10, 2009
    Date of Patent: May 17, 2011
    Inventors: Davide Torrisi, Edoardo Nocita, Alessandro Tumminia
  • Patent number: 7773445
    Abstract: A circuit for determining the value of a datum stored in an array memory cell of a non-volatile memory device having at least one reference memory cell of known content. The circuit has a determination stage, which compares an array electrical quantity, correlated to a current flowing in the array memory cell, with a reference electrical quantity, and supplies an output signal indicative of the datum, based on the comparison; and a generator circuit, provided with an input receiving a target electrical quantity correlated to a current flowing in use in the reference memory cell, and an output, which supplies the reference electrical quantity with a controlled value close or equal to that of the target electrical quantity. The generator circuit is provided with a variable generator, and a control unit connected to, and designed to control, the variable generator so that it will generate the controlled value of the reference electrical quantity.
    Type: Grant
    Filed: February 14, 2008
    Date of Patent: August 10, 2010
    Assignee: STMicroelectronics S.R.L.
    Inventors: Giovanni Pagano, Pierluca Guarino, Edoardo Nocita
  • Publication number: 20100002521
    Abstract: A method is described for programming memory cells, in particular of the Flash type. In accordance with the method, a verification is performed with a first parallelism (M) in which a reading is carried out for determining the state of a group of memory cells, a determination is performed of a programming parallelism (np), based on the results of the verification, and a real programming of the memory cells carried out with the programming parallelism (np). An architecture is also described for programming memory cells in particular of the Flash type.
    Type: Application
    Filed: September 10, 2009
    Publication date: January 7, 2010
    Inventors: Davide Torrisi, Edoardo Nocita, Alessandro Tumminia
  • Patent number: 7606078
    Abstract: A method is described for programming memory cells, in particular of the Flash type. In accordance with the method, a verification is performed with a first parallelism (M) in which a reading is carried out for determining the state of a group of memory cells, a determination is performed of a programming parallelism (np), based on the results of the verification, and a real programming of the memory cells carried out with the programming parallelism (np). An architecture is also described for programming memory cells in particular of the Flash type.
    Type: Grant
    Filed: December 8, 2006
    Date of Patent: October 20, 2009
    Inventors: Davide Torrisi, Edoardo Nocita, Alessandro Tumminia
  • Publication number: 20080205158
    Abstract: A circuit for determining the value of a datum stored in an array memory cell of a non-volatile memory device having at least one reference memory cell of known content. The circuit has a determination stage, which compares an array electrical quantity, correlated to a current flowing in the array memory cell, with a reference electrical quantity, and supplies an output signal indicative of the datum, based on the comparison; and a generator circuit, provided with an input receiving a target electrical quantity correlated to a current flowing in use in the reference memory cell, and an output, which supplies the reference electrical quantity with a controlled value close or equal to that of the target electrical quantity. The generator circuit is provided with a variable generator, and a control unit connected to, and designed to control, the variable generator so that it will generate the controlled value of the reference electrical quantity.
    Type: Application
    Filed: February 14, 2008
    Publication date: August 28, 2008
    Applicant: STMicroelectronics S.r.I.
    Inventors: Giovanni Pagano, Pierluca Guarino, Edoardo Nocita
  • Publication number: 20070147130
    Abstract: A method is described for programming memory cells, in particular of the Flash type. In accordance with the method, a verification is performed with a first parallelism (M) in which a reading is carried out for determining the state of a group of memory cells, a determination is performed of a programming parallelism (np), based on the results of the verification, and a real programming of the memory cells carried out with the programming parallelism (np). An architecture is also described for programming memory cells in particular of the Flash type.
    Type: Application
    Filed: December 8, 2006
    Publication date: June 28, 2007
    Applicant: STMicroelectronics S.r.l.
    Inventors: Davide Torrisi, Edoardo Nocita, Alessandro Tumminia