Patents by Inventor Edward A. Zarbock

Edward A. Zarbock has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170108655
    Abstract: A photonic package includes a photonic device having a photon emitter on the front side of the die. A beam of photons from the photon emitter passing from the front side to the backside of the die, passes through the substrate material of the die which is substantially transparent to the beam of photons, to the backside of the die. Other embodiments are also described.
    Type: Application
    Filed: December 29, 2016
    Publication date: April 20, 2017
    Inventors: Edward A. ZARBOCK, Debendra MALLIK
  • Patent number: 9570883
    Abstract: A photonic package includes a photonic device having a photon emitter on the front side of the die. A beam of photons from the photon emitter passing from the front side to the backside of the die, passes through the substrate material of the die which is substantially transparent to the beam of photons, to the backside of the die. Other embodiments are also described.
    Type: Grant
    Filed: December 28, 2011
    Date of Patent: February 14, 2017
    Assignee: INTEL CORPORATION
    Inventors: Edward A. Zarbock, Debendra Mallik
  • Patent number: 9406618
    Abstract: An apparatus includes a coreless substrate with a through-silicon via (TSV) embedded die that is integral to the coreless substrate. The apparatus includes a subsequent die that is coupled to the TSV die and that is disposed above the coreless substrate.
    Type: Grant
    Filed: June 16, 2014
    Date of Patent: August 2, 2016
    Assignee: Intel Corporation
    Inventors: John S. Guzek, Ravi K. Nalla, Javier Solo Gonzalez, Drew Delaney, Suresh Pothukuchi, Mohit Mamodia, Edward Zarbock, Johanna M. Swan
  • Patent number: 9368429
    Abstract: Integration of sensor chips with integrated circuit (IC) chips. At least a first sensor chip including a first sensor is affixed to a first side of an interposer to hermitically seal the first sensor within a first cavity. An IC chip is affixed to a second side of the interposer opposite the first sensor, the IC chip is electrically coupled to the first sensor by a through via in the interposer. In embodiments, the first sensor includes a MEMS device and the IC chip comprises a circuit to amplify a signal from the MEMS device. The interposer may be made of glass, with the first sensor chip and the IC chip flip-chip bonded to the interposer by compression or solder. Lateral interconnect traces provide I/O between the devices on the interposer and/or a PCB upon which the interpose is affixed.
    Type: Grant
    Filed: September 28, 2012
    Date of Patent: June 14, 2016
    Assignee: Intel Corporation
    Inventors: Qing Ma, Johanna M. Swan, Min Tao, Charles A. Gealer, Edward A. Zarbock
  • Patent number: 9190388
    Abstract: Electronic devices and methods for fabricating electronic devices are described. One method includes attaching an optically transparent solid material to a body of semiconducting material in which microelectronic devices are formed. The method also includes attaching a first surface of a body portion, comprising a portion of the body, to a substrate while a portion of the optically transparent solid material is attached to a second surface of the body portion. The method also includes removing the optically transparent solid material from the second surface of the body portion after the attaching the first surface of the body portion to the substrate.
    Type: Grant
    Filed: December 19, 2011
    Date of Patent: November 17, 2015
    Assignee: INTEL CORPORATION
    Inventors: Robert L. Sankman, Edward A. Zarbock
  • Publication number: 20140327149
    Abstract: An apparatus includes a coreless substrate with a through-silicon via (TSV) embedded die that is integral to the coreless substrate. The apparatus includes a subsequent die that is coupled to the TSV die and that is disposed above the coreless substrate.
    Type: Application
    Filed: July 16, 2014
    Publication date: November 6, 2014
    Inventors: John S. Guzek, Ravi K. Nalla, Javier Solo Gonzalez, Drew Delaney, Suresh Pothukuchi, Mohit Mamodia, Edward Zarbock, Johanna M. Swan
  • Publication number: 20140295621
    Abstract: An apparatus includes a coreless substrate with a through-silicon via (TSV) embedded die that is integral to the coreless substrate. The apparatus includes a subsequent die that is coupled to the TSV die and that is disposed above the coreless substrate.
    Type: Application
    Filed: June 16, 2014
    Publication date: October 2, 2014
    Inventors: John S. Guzek, Ravi K. Nalla, Javier Solo Gonzalez, Drew Delaney, Suresh Pothukuchi, Mohit Mamodia, Edward Zarbock, Johanna M. Swan
  • Publication number: 20140206185
    Abstract: A photo-patternable polymer film is deposited on a substrate, wherein the substrate includes metal pads. Ultraviolet light is transmitted through a photomask on the deposited photopatternable polymer film to generate cavities in Depositing a film on a substrate, wherein the substrate includes metal pads the deposited polymer film and expose the metal pads. The substrate is developed and rinsed, and then flux is applied on the surface of the substrate. Balls are placed in the generated cavities. A reflow process is performed to form bumps and remove flux, subsequent to the placing of the balls in the generated cavities. Plasma cleaning is performed to remove the photo-patternable film.
    Type: Application
    Filed: December 21, 2011
    Publication date: July 24, 2014
    Inventors: Ming Lei, Edward A. Zarbock
  • Patent number: 8786066
    Abstract: An apparatus includes a coreless substrate with a through-silicon via (TSV) embedded die that is integral to the coreless substrate. The apparatus includes a subsequent die that is coupled to the TSV die and that is disposed above the coreless substrate.
    Type: Grant
    Filed: September 24, 2010
    Date of Patent: July 22, 2014
    Assignee: Intel Corporation
    Inventors: John S. Guzek, Ravi K. Nalla, Javier Soto Gonzalez, Drew Delaney, Suresh Pothukuchi, Mohit Mamodia, Edward Zarbock, Johanna M. Swan
  • Publication number: 20140029639
    Abstract: A photonic package includes a photonic device having a photon emitter on the front side of the die. A beam of photons from the photon emitter passing from the front side to the backside of the die, passes through the substrate material of the die which is substantially transparent to the beam of photons, to the backside of the die. Other embodiments are also described.
    Type: Application
    Filed: December 28, 2011
    Publication date: January 30, 2014
    Inventors: Edward A. Zarbock, Debendra Mallik
  • Publication number: 20140024174
    Abstract: Electronic devices and methods for fabricating electronic devices are described. One method includes attaching an optically transparent solid material to a body of semiconducting material in which microelectronic devices are formed. The method also includes attaching a first surface of a body portion, comprising a portion of the body, to a substrate while a portion of the optically transparent solid material is attached to a second surface of the body portion. The method also includes removing the optically transparent solid material from the second surface of the body portion after the attaching the first surface of the body portion to the substrate.
    Type: Application
    Filed: December 19, 2011
    Publication date: January 23, 2014
    Inventors: Robert L. Sankman, Edward A. Zarbock
  • Publication number: 20130249109
    Abstract: Integration of sensor chips with integrated circuit (IC) chips. At least a first sensor chip including a first sensor is affixed to a first side of an interposer to hermitically seal the first sensor within a first cavity. An IC chip is affixed to a second side of the interposer opposite the first sensor, the IC chip is electrically coupled to the first sensor by a through via in the interposer. In embodiments, the first sensor includes a MEMS device and the IC chip comprises a circuit to amplify a signal from the MEMS device. The interposer may be made of glass, with the first sensor chip and the IC chip flip-chip bonded to the interposer by compression or solder. Lateral interconnect traces provide I/O between the devices on the interposer and/or a PCB upon which the interpose is affixed.
    Type: Application
    Filed: September 28, 2012
    Publication date: September 26, 2013
    Inventors: Qing MA, Johanna M. SWAN, Min TAO, Charles A. GEALER, Edward A. ZARBOCK
  • Publication number: 20120074581
    Abstract: An apparatus includes a coreless substrate with a through-silicon via (TSV) embedded die that is integral to the coreless substrate. The apparatus includes a subsequent die that is coupled to the TSV die and that is disposed above the coreless substrate.
    Type: Application
    Filed: September 24, 2010
    Publication date: March 29, 2012
    Inventors: John S. Guzek, Ravi K. Nalla, Javier Soto Gonzalez, Drew Delaney, Suresh Pothukuchi, Mohit Mamodia, Edward Zarbock, Johanna M. Swan
  • Patent number: 8004076
    Abstract: A method of forming a microelectronic package is provided. The method includes providing a silicon substrate having a plurality of carbon nanotubes disposed on a silicon layer and coupling the silicon substrate to a top surface of a packaging substrate, wherein the plurality of carbon nanotubes are coupled to a plurality of substrate pads of the packaging substrate. The method also includes removing the silicon substrate from the packaging substrate and disposing a die adjacent to the top surface of the packaging substrate, wherein the plurality of carbon nanotubes are coupled to a plurality of bump pads of the die.
    Type: Grant
    Filed: September 30, 2008
    Date of Patent: August 23, 2011
    Assignee: Intel Corporation
    Inventors: Edward A. Zarbock, Gloria Alejandra Camacho Bragado
  • Publication number: 20100246138
    Abstract: Some embodiments of the invention include a thermal interface between a heat spreader and a die. The thermal interface may include a main layer of a single material or a combination of multiple materials. The thermal interface may include one or more additional layers covering one or more surfaces of the main layer. The thermal interface may be bonded to the die and the heat spreader at a low temperature, with flux or without flux. Other embodiments are described and claimed.
    Type: Application
    Filed: June 10, 2010
    Publication date: September 30, 2010
    Inventors: Wei Shi, Daoqiang Lu, Edward A. Zarbock
  • Publication number: 20100078799
    Abstract: A method of forming a microelectronic package is provided. The method includes providing a silicon substrate having a plurality of carbon nanotubes disposed on a silicon layer and coupling the silicon substrate to a top surface of a packaging substrate, wherein the plurality of carbon nanotubes are coupled to a plurality of substrate pads of the packaging substrate. The method also includes removing the silicon substrate from the packaging substrate and disposing a die adjacent to the top surface of the packaging substrate, wherein the plurality of carbon nanotubes are coupled to a plurality of bump pads of the die.
    Type: Application
    Filed: September 30, 2008
    Publication date: April 1, 2010
    Inventors: Edward A. Zarbock, Gloria Alejandra Camacho Bragado
  • Patent number: 7629203
    Abstract: A combined thermal interface material and second layer interconnect reflow material and method are disclosed.
    Type: Grant
    Filed: March 31, 2008
    Date of Patent: December 8, 2009
    Assignee: Intel Corporation
    Inventors: Daewoong Suh, Sabina Houle, Edward A Zarbock
  • Publication number: 20090293266
    Abstract: An integrated circuit packaging method, system and apparatus for maintaining a predetermined temperature between reflow and underfill dispense are disclosed.
    Type: Application
    Filed: August 12, 2009
    Publication date: December 3, 2009
    Inventors: Edward A. Zarbock, Ming Lei, Sabina Houle
  • Publication number: 20090246917
    Abstract: A method for attaching an integrated circuit chip to a package substrate includes placing the integrated circuit onto the package substrate, and performing reflow to attach the integrated circuit to the package substrate. The temperature of the integrated circuit and package assembly is maintained at or above a predetermined temperature prior to dispensing an underfill between the package substrate and the integrated circuit. An underfill material is dispensed between the package substrate and the integrated circuit. The underfill material is cured to a first level of curing in the integrated circuit and package assembly. The underfill material is cooled in the integrated circuit and package assembly, and the underfill material is cured to a second level of curing in which the second level of curing is greater than the first level of curing.
    Type: Application
    Filed: March 31, 2008
    Publication date: October 1, 2009
    Inventors: Edward A. Zarbock, Ming Lei, Sabina Houle
  • Publication number: 20090244850
    Abstract: A combined thermal interface material and second layer interconnect reflow material and method are disclosed.
    Type: Application
    Filed: March 31, 2008
    Publication date: October 1, 2009
    Inventors: Daewoong Suh, Sabina Houle, Edward A. Zarbock