Patents by Inventor Egle Tylaite

Egle Tylaite has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11936178
    Abstract: An overvoltage protection device includes first and second semiconductor devices arranged in an anti-serial configuration with a conductive link connected between the first and second semiconductor devices at a central node of the overvoltage protection device, a first terminal connection to a terminal of the first semiconductor device that is opposite from the central node, a second terminal connection to a terminal of the second semiconductor device that is opposite from the central node. A total capacitance of elements in a first transmission path that is between the first terminal connection and the central node substantially matches a total capacitance of elements in a second transmission path that is between the second terminal connection and the central node. The total capacitance of elements in the second transmission path includes a self-capacitance of the conductive link.
    Type: Grant
    Filed: September 21, 2020
    Date of Patent: March 19, 2024
    Assignee: Infineon Technologies AG
    Inventors: Egle Tylaite, Joost Adriaan Willemen
  • Publication number: 20230395656
    Abstract: An ESD protection device includes a semiconductor body having an upper surface, a plurality of p-type wells that each extend from the upper surface into the semiconductor body, and a plurality of n-type wells that each extend from the upper surface into the semiconductor body, wherein a total area of electrical insulator disposed between the p-type wells and the adjacent semiconductor body is greater than a total area of electrical insulator disposed between the n-type wells and the adjacent semiconductor body.
    Type: Application
    Filed: August 17, 2023
    Publication date: December 7, 2023
    Inventors: Egle Tylaite, Joost Adriaan Willemen
  • Patent number: 11776996
    Abstract: An ESD protection device includes a semiconductor body having an upper surface, a plurality of p-type wells that each extend from the upper surface into the semiconductor body, a plurality of n-type wells that each extend from the upper surface into the semiconductor body, first isolation regions comprising an electrical insulator that laterally surrounds the p-type wells and extends from the upper surface into the semiconductor body at least as deep as the p-type wells, and second isolation regions comprising an electrical insulator that laterally surrounds the n-type wells and extends from the upper surface into the semiconductor body at least as deep as the n-type wells, wherein the p-type wells and the n-type wells alternate with one another a first direction, and wherein an isolating area of the first isolation regions is greater than an isolating area of the second isolation regions.
    Type: Grant
    Filed: November 29, 2021
    Date of Patent: October 3, 2023
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Egle Tylaite, Joost Adriaan Willemen
  • Publication number: 20230307388
    Abstract: An overvoltage protection device includes a semiconductor body including a substrate region disposed beneath an upper surface of the semiconductor body, first and second contact pads disposed over the upper surface of the semiconductor body, a trenched connector formed in the semiconductor body, a vertical voltage blocking device formed in the semiconductor body, wherein the trenched connector includes a trench that is formed in the upper surface of the semiconductor body and extends to the substrate region, and a metal electrode disposed within the trench, wherein the metal electrode forms an electrically conductive connection between the first contact pad and the substrate region, and wherein the voltage blocking device is connected between the second contact pad and the substrate region.
    Type: Application
    Filed: March 23, 2022
    Publication date: September 28, 2023
    Inventors: Andre Schmenn, Isabella Goetz, Egle Tylaite
  • Publication number: 20230170385
    Abstract: An ESD protection device includes a semiconductor body having an upper surface, a plurality of p-type wells that each extend from the upper surface into the semiconductor body, a plurality of n-type wells that each extend from the upper surface into the semiconductor body, first isolation regions comprising an electrical insulator that laterally surrounds the p-type wells and extends from the upper surface into the semiconductor body at least as deep as the p-type wells, and second isolation regions comprising an electrical insulator that laterally surrounds the n-type wells and extends from the upper surface into the semiconductor body at least as deep as the n-type wells, wherein the p-type wells and the n-type wells alternate with one another a first direction, and wherein an isolating area of the first isolation regions is greater than an isolating area of the second isolation regions.
    Type: Application
    Filed: November 29, 2021
    Publication date: June 1, 2023
    Inventors: Egle Tylaite, Joost Adriaan Willemen
  • Publication number: 20230080466
    Abstract: A semiconductor device includes a semiconductor body, first and second contact pads disposed on an upper surface of the semiconductor body, a lateral ESD protection device formed in the semiconductor body, and a vertical ESD protection device formed in the semiconductor body, wherein the lateral ESD protection device and the vertical ESD protection device together form a unidirectional device between the first and second contact pads, and wherein the lateral ESD protection device is formed in a first portion of the semiconductor body that is laterally electrically isolated from a vertical current path of the vertical ESD protection device.
    Type: Application
    Filed: September 9, 2022
    Publication date: March 16, 2023
    Inventors: Egle Tylaite, Vadim Valentinovic Vendt, Joost Adriaan Willemen
  • Publication number: 20220094158
    Abstract: An overvoltage protection device includes first and second semiconductor devices arranged in an anti-serial configuration with a conductive link connected between the first and second semiconductor devices at a central node of the overvoltage protection device, a first terminal connection to a terminal of the first semiconductor device that is opposite from the central node, a second terminal connection to a terminal of the second semiconductor device that is opposite from the central node. A total capacitance of elements in a first transmission path that is between the first terminal connection and the central node substantially matches a total capacitance of elements in a second transmission path that is between the second terminal connection and the central node. The total capacitance of elements in the second transmission path includes a self-capacitance of the conductive link.
    Type: Application
    Filed: September 21, 2020
    Publication date: March 24, 2022
    Inventors: Egle Tylaite, Joost Adriaan Willemen