Patents by Inventor Eiki Kondoh

Eiki Kondoh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5682552
    Abstract: In a data communication adapter apparatus for a digital data communication connected between a signal transmission path for transmitting both receive data and transmit data, and a host processor unit for producing frame data to output the frame data therefrom, an internal host bus is newly employed in the data communication apparatus irrelevant to the employment of a CPU dedicated bus, and the transmission/reception data generated and interpreted by the host processor is transferred via the internal host bus, a bus interface, and a system data bus between a transmission memory or a reception memory and a buffer memory.
    Type: Grant
    Filed: May 24, 1994
    Date of Patent: October 28, 1997
    Assignees: Hitachi, Ltd., Hitachi Engineering Co., Ltd.
    Inventors: Shigeo Kuboki, Norihiko Sugimoto, Shunji Inada, Kazuhisa Inada, Tomoaki Aoki, Masahiro Ueno, Yasushi Nakamura, Eiki Kondoh, Toshihiko Tominaga
  • Patent number: 4894768
    Abstract: When a microprocessor fetches an instruction to be processed by a coprocessor, it sends to the coprocessor a command corresponding to the instruction while informing the coprocessor that the bus cycle is in the mode of transfer of the instruction to the coprocessor. In transferring an operand from the memory to the coprocessor, the microprocessor asserts, in addition to a usual memory read signal, a signal (CYCYCL) indicative of validity of the coprocessor and instructs the coprocessor to fetch data to thereby complete the operand transfer from memory to coprocessor within one bus cycle. In transferring data from the coprocessor to the memory, the microprocessor asserts, in addition to a usual memory write signal, the CYCYCL signal and instructs the coprocessor to deliver the data to thereby complete the data transfer from memory to coprocessor within one bus cycle.
    Type: Grant
    Filed: March 2, 1987
    Date of Patent: January 16, 1990
    Assignees: Hitachi, Ltd., Hitachi Microcomputer Engineering, Ltd., Hitachi Engineering Co., Ltd.
    Inventors: Kazuhiko Iwasaki, Tsuneo Funabashi, Ikuya Kawasaki, Hideo Inayoshi, Atsushi Hasegawa, Takao Yaginuma, Eiki Kondoh
  • Patent number: 4888721
    Abstract: A function arithmetic unit which performs elementary operations at high speeds and which enables required memory capacity to be reduced. The function arithmetic unit includes a constant memory which stores a constant that corresponds to the number of successive iterative operations; a controller which causes addition or subtraction in the successive iterative operations; and arithmetic units which receive, as initial values, an argument of an elementary function value to be found and two constants determined depending upon the elementary functions to be found, and which subject these initial values to n iterative operations to produce elementary function values. A further arithmetic unit subjects the elementary function values to multiplication, addition, subtraction, or division, or a combination thereof, thereby to produce the thus obtained value.
    Type: Grant
    Filed: September 9, 1987
    Date of Patent: December 19, 1989
    Assignees: Hitachi, Ltd., Hitachi Engineering Co., Ltd.
    Inventors: Eiki Kondoh, Shigeki Morinaga, Takao Yaginuma, Takeshi Asai