Patents by Inventor Elmehdi Aitnouri

Elmehdi Aitnouri has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7278121
    Abstract: The method and apparatus in accordance with the present invention reduces the data size of a layout data structure by reducing the amount of electrically redundant interconnects within a bank of interconnects. Electrically redundant interconnects are the repetitive interconnects within a bank of interconnects which do not contribute to the understanding of the IC. Therefore, a number of these interconnects may be deleted from the banks in the layout data structure, provided that enough interconnects remain to maintain the electrical connectivity and the visual representation of the bank.
    Type: Grant
    Filed: August 23, 2004
    Date of Patent: October 2, 2007
    Assignee: Semiconductor Insights Inc.
    Inventors: Elmehdi Aitnouri, Edward Keyes, Stephen Begg, Val Gont, Dale McIntyre, Mohammed Ouali, Vyacheslav Zavadsky
  • Patent number: 7207018
    Abstract: The method and apparatus in accordance with the present invention determines the locations of incorrectly connected polygons in a polygon representation of an integrated circuit layout. These incorrectly connected polygons result in short circuits, which often occur for major signal busses such as power and ground. It can be time-consuming to determine the exact location of the short. The invention includes the step of tessellating the polygon representation, including each conductive layer, into predetermined shapes such as triangles or trapezoids. Each of the triangles or trapezoids is then translated into a node for the development of a nodal network where nodes are connected directly to one another to represent shapes having edges adjacent to other shape edges. The current capacity of each connection between adjacent nodes is then specified. Two nodes that are electrically connected to the incorrectly connected polygons are selected and used as parameters for a network flow analysis algorithm.
    Type: Grant
    Filed: August 4, 2004
    Date of Patent: April 17, 2007
    Assignee: Semiconductor Insights Inc.
    Inventors: Vyacheslav L. Zavadsky, Elmehdi Aitnouri, Edward Keyes, Jason Abt, Val Gont, Stephen Begg
  • Publication number: 20060041849
    Abstract: The method and apparatus in accordance with the present invention reduces the data size of a layout data structure by reducing the amount of electrically redundant interconnects within a bank of interconnects. Electrically redundant interconnects are the repetitive interconnects within a bank of interconnects which do not contribute to the understanding of the IC. Therefore, a number of these interconnects may be deleted from the banks in the layout data structure, provided that enough interconnects remain to maintain the electrical connectivity and the visual representation of the bank.
    Type: Application
    Filed: August 23, 2004
    Publication date: February 23, 2006
    Applicant: Semiconductor Insights Inc.
    Inventors: Elmehdi Aitnouri, Edward Keyes, Stephen Begg, Val Gont, Dale Mclntyre, Mohammed Ouali, Vyacheslav Zavadsky
  • Publication number: 20060031792
    Abstract: The method and apparatus in accordance with the present invention determines the locations of incorrectly connected polygons in a polygon representation of an integrated circuit layout. These incorrectly connected polygons result in short circuits, which often occur for major signal busses such as power and ground. It can be time-consuming to determine the exact location of the short. The invention includes the step of tessellating the polygon representation, including each conductive layer, into predetermined shapes such as triangles or trapezoids. Each of the triangles or trapezoids is then translated into a node for the development of a nodal network where nodes are connected directly to one another to represent shapes having edges adjacent to other shape edges. The current capacity of each connection between adjacent nodes is then specified. Two nodes that are electrically connected to the incorrectly connected polygons are selected and used as parameters for a network flow analysis algorithm.
    Type: Application
    Filed: August 4, 2004
    Publication date: February 9, 2006
    Applicant: Semiconductor Insights Inc.
    Inventors: Vyacheslav Zavadsky, Elmehdi Aitnouri, Edward Keyes, Jason Abt, Val Gont, Stephen Begg