Patents by Inventor Emmanuel Arene
Emmanuel Arene has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11822309Abstract: A system for inserting a wire into a semiconductor chip system includes positioning members for deploying and moving a length of the wire between a first end and a second end of a workspace. A handling device of the system is configured to handle the semiconductor chip, and is capable of placing the chip in an insertion position in which a groove of the chip is placed opposite the wire. A positioning member of the system is configured to arrange a longitudinal section of the wire along the groove, in forced abutment against a pad of the chip made of a bonding material having a melting point. A heating member of the system is configured to heat a zone comprising the pad to a processing temperature above the melting point to melt the pad and provoke insertion of the wire into the groove.Type: GrantFiled: November 12, 2021Date of Patent: November 21, 2023Assignee: PRIMO1DInventors: Emmanuel Arene, Robin Lethiecq, Pavina Nguyen, Christopher Mackanic
-
Patent number: 11502411Abstract: A radiofrequency transmission/reception device includes a first and a second conductive wire element, a first far-field transmission/reception chip and a second near-field transmission/reception chip. The first and the second wire element combine with the characteristic impedance of the second transmission/reception chip in order to form a coupling device associated with the first transmission/reception chip at the operating frequency of the first chip. The first and the second wire element combine with the characteristic impedance of the first transmission/reception chip in order to form a coupling device associated with the second transmission/reception chip at the operating frequency of the second chip.Type: GrantFiled: April 16, 2018Date of Patent: November 15, 2022Assignee: PRIMO1DInventors: Gianfranco Andia Vera, Emmanuel Arene
-
Publication number: 20220066416Abstract: A method for inserting a wire into a longitudinal groove of a semiconductor chip for the assembly thereof, the groove containing a pad made of a bonding material having a set melting point, comprises: in a positioning step, placing a longitudinal section of the wire along the groove, in forced abutment against the pad; and, in an insertion step, exposing a zone containing at least one portion of the pad to a processing temperature higher than the melting point of the bonding material and for a sufficient time to make the pad at least partially melt, and causing the wire to be inserted into the groove. The present disclosure also relates to a piece of equipment allowing the insertion method to be implemented.Type: ApplicationFiled: November 12, 2021Publication date: March 3, 2022Inventors: Emmanuel Arene, Robin Lethiecq, Pavina Nguyen, Christopher Mackanic
-
Patent number: 11209799Abstract: A method for inserting a wire into a longitudinal groove of a semiconductor chip for the assembly thereof, the groove containing a pad made of a bonding material having a set melting point, comprises: in a positioning step, placing a longitudinal section of the wire along the groove, in forced abutment against the pad; and, in an insertion step, exposing a zone containing at least one portion of the pad to a processing temperature higher than the melting point of the bonding material and for a sufficient time to make the pad at least partially melt, and causing the wire to be inserted into the groove. The present disclosure also relates to a piece of equipment allowing the insertion method to be implemented.Type: GrantFiled: January 25, 2018Date of Patent: December 28, 2021Assignee: PRIMO1DInventors: Emmanuel Arene, Robin Lethiecq, Pavina Nguyen, Christopher Mackanic
-
Patent number: 11081466Abstract: A method for joining a microelectronic chip to at least one wire element comprises a first step of applying a cover to a first face of the microelectronic chip, the cover being configured to form, with the first face, at least one temporary side groove. The method additionally comprises a step of inserting the wire element into the temporary groove. The method further comprises a step of attaching the wire element to the microelectronic chip. The method additionally comprises a step of removing the cover from the microelectronic chip.Type: GrantFiled: April 16, 2018Date of Patent: August 3, 2021Assignee: PRIMO1DInventors: Delphine Rolland, Christopher Mackanic, Gianfranco Andia Vera, Emmanuel Arene
-
Publication number: 20200381829Abstract: A radiofrequency transmission/reception device includes a first and a second conductive wire element, a first far-field transmission/reception chip and a second near-field transmission/reception chip. The first and the second wire element combine with the characteristic impedance of the second transmission/reception chip in order to form a coupling device associated with the first transmission/reception chip at the operating frequency of the first chip. The first and the second wire element combine with the characteristic impedance of the first transmission/reception chip in order to form a coupling device associated with the second transmission/reception chip at the operating frequency of the second chip.Type: ApplicationFiled: April 16, 2018Publication date: December 3, 2020Inventors: Gianfranco Andia Vera, Emmanuel Arene
-
Publication number: 20200335475Abstract: A method for joining a microelectronic chip to at least one wire element comprises: a first step of applying a cover to a first face of the microelectronic chip, the cover being configured to form, with the first face, at least one temporary side groove; a step of inserting the wire element into the temporary groove; a step of attaching the wire element to the microelectronic chip; and a step of removing the cover from the microelectronic chip.Type: ApplicationFiled: April 16, 2018Publication date: October 22, 2020Applicants: PRIMO1D, PRIMO1DInventors: Delphine Rolland, Christopher Mackanic, Gianfranco Andia Vera, Emmanuel Arene
-
Publication number: 20190391560Abstract: A method for inserting a wire into a longitudinal groove of a semiconductor chip for the assembly thereof, the groove containing a pad made of a bonding material having a set melting point, the method comprises: in a positioning step, placing a longitudinal section of the wire along the groove, in forced abutment against the pad; and, in an insertion step, exposing a zone containing at least one portion of the pad to a processing temperature higher than the melting point of the bonding material and for a sufficient time to make the pad at least partially melt, and causing the wire to be inserted into the groove. The present disclosure also relates to a piece of equipment allowing the insertion method to be implemented.Type: ApplicationFiled: January 25, 2018Publication date: December 26, 2019Inventors: Emmanuel Arene, Robin Lethiecq, Pavina Nguyen, Christopher Mackanic
-
Publication number: 20190371716Abstract: A fabrication method of the device includes provision of a first stack including: a first substrate including at least one main surface provided with at least a first electric contact area, a second substrate provided with a salient spacer. The first substrate is assembled with the second substrate so as to define at least a first lateral groove including the first electric contact area, the first lateral groove being bounded by the first substrate, the second substrate and the spacer includes at least a first protuberance arranged to form a stop and to limit movement of the spacer relatively to the first substrate in at least a first direction passing via the first lateral groove and the spacer and a second direction parallel the longitudinal axis of the first groove and perpendicular to the first direction.Type: ApplicationFiled: January 23, 2018Publication date: December 5, 2019Applicant: COMMISSARIAT À L'ENERGIE ATOMIQUE ET AUX ENERGIES ALTERNATIVESInventors: Mathilde CARTIER, Emmanuel ARÈNE, Jean BRUN, Pierre DESCOURS, Julie HAGUET
-
Patent number: 8173512Abstract: A method for forming a structure that includes a relaxed or pseudo-relaxed layer on a substrate. The method includes the steps of growing an elastically stressed layer of semiconductor material on a donor substrate; forming a glassy layer of a viscous material on the stressed layer; removing a portion of the donor substrate to form a structure that includes the glassy layer, the stressed layer and a surface layer of donor substrate material; patterning the stressed layer; and heat treating the structure at a temperature of at least a viscosity temperature of the glassy layer to relax the stressed layer and form the relaxed or pseudo-relaxed layer of the structure.Type: GrantFiled: April 5, 2011Date of Patent: May 8, 2012Assignee: SoitecInventors: Bruno Ghyselen, Carlos Mazure, Emmanuel Arene
-
Publication number: 20110217825Abstract: A method for forming a structure that includes a relaxed or pseudo-relaxed layer on a substrate. The method includes the steps of growing an elastically stressed layer of semiconductor material on a donor substrate; forming a glassy layer of a viscous material on the stressed layer; removing a portion of the donor substrate to form a structure that includes the glassy layer, the stressed layer and a surface layer of donor substrate material; patterning the stressed layer; and heat treating the structure at a temperature of at least a viscosity temperature of the glassy layer to relax the stressed layer and form the relaxed or pseudo-relaxed layer of the structure.Type: ApplicationFiled: April 5, 2011Publication date: September 8, 2011Inventors: Bruno Ghyselen, Carlos Mazure, Emmanuel Arene
-
Patent number: 7919393Abstract: A method for forming a structure that includes a relaxed or pseudo-relaxed layer on a substrate. The method includes the steps of growing an elastically stressed layer of semiconductor material on a donor substrate; forming a glassy layer of a viscous material on the stressed layer; removing a portion of the donor substrate to form a structure that includes the glassy layer, the stressed layer and a surface layer of donor substrate material; patterning the stressed layer; and heat treating the structure at a temperature of at least a viscosity temperature of the glassy layer to relax the stressed layer and form the relaxed or pseudo-relaxed layer of the structure.Type: GrantFiled: April 28, 2010Date of Patent: April 5, 2011Assignee: S.O.I.Tec Silicon on Insulator TechnologiesInventors: Bruno Ghyselen, Carlos Mazure, Emmanuel Arene
-
Patent number: 7883628Abstract: A method for reducing the roughness of a free surface of a semiconductor wafer that includes establishing a first atmosphere in an annealing chamber, replacing the first atmosphere with a second atmosphere that includes a gas selected to and in an amount to substantially eliminate or reduce pollutants on a wafer, and exposing the free surface of the wafer to the second atmosphere to substantially eliminate or reduce pollutants thereon. The second atmosphere is then replaced with a third atmosphere that includes pure, and rapid thermal annealing is performed on the wafer exposed to the third atmosphere in the annealing chamber to substantially reduce the roughness of the free surface of the wafer.Type: GrantFiled: July 27, 2005Date of Patent: February 8, 2011Assignee: S.O.I.Tec Silicon on Insulator TechnologiesInventors: Eric Neyret, Ludovic Ecarnot, Emmanuel Arene
-
Publication number: 20100210090Abstract: A method for forming a structure that includes a relaxed or pseudo-relaxed layer on a substrate. The method includes the steps of growing an elastically stressed layer of semiconductor material on a donor substrate; forming a glassy layer of a viscous material on the stressed layer; removing a portion of the donor substrate to form a structure that includes the glassy layer, the stressed layer and a surface layer of donor substrate material; patterning the stressed layer; and heat treating the structure at a temperature of at least a viscosity temperature of the glassy layer to relax the stressed layer and form the relaxed or pseudo-relaxed layer of the structure.Type: ApplicationFiled: April 28, 2010Publication date: August 19, 2010Inventors: Bruno Ghyselen, Carlos Mazure, Emmanuel Arene
-
Patent number: 7736988Abstract: A method for forming a relaxed or pseudo-relaxed useful layer on a substrate is described. The method includes growing a strained semiconductor layer on a donor substrate, bonding a receiver substrate to the strained semiconductor layer by a vitreous layer of a material that becomes viscous above a certain viscosity temperature to form a first structure. The method further includes detaching the donor substrate from the first structure to form a second structure comprising the receiver substrate, the vitreous layer, and the strained layer, and then heat treating the second structure at a temperature and time sufficient to relax strains in the strained semiconductor layer and to form a relaxed or pseudo-relaxed useful layer on the receiver substrate.Type: GrantFiled: February 2, 2006Date of Patent: June 15, 2010Assignee: S.O.I.Tec Silicon on Insulator TechnologiesInventors: Bruno Ghyselen, Carlos Mazure, Emmanuel Arene
-
Patent number: 7138325Abstract: The present invention relates to a method of manufacturing a semiconductor wafer that includes providing a substrate of a single crystalline first material that has an unfinished or rough surface, and epitaxially growing at least one layer of a second material directly on the unfinished or rough surface of the first material. The second material has a lattice that is different from that of the first material and the epitaxial growing of the second material is advantageously performed before a final surface finishing step on the unfinished or rough surface of the substrate to increase bonding between the materials.Type: GrantFiled: December 3, 2004Date of Patent: November 21, 2006Assignee: S.O.I.Tec Silicon on Insulator Technologies S.A.Inventors: Christophe Maleville, Emmanuel Aréne
-
Publication number: 20060128117Abstract: A method for forming a relaxed or pseudo-relaxed useful layer on a substrate is described. The method includes growing a strained semiconductor layer on a donor substrate, bonding a receiver substrate to the strained semiconductor layer by a vitreous layer of a material that becomes viscous above a certain viscosity temperature to form a first structure. The method further includes detaching the donor substrate from the first structure to form a second structure comprising the receiver substrate, the vitreous layer, and the strained layer, and then heat treating the second structure at a temperature and time sufficient to relax strains in the strained semiconductor layer and to form a relaxed or pseudo-relaxed useful layer on the receiver substrate.Type: ApplicationFiled: February 2, 2006Publication date: June 15, 2006Applicant: S.O.I.Tec Silicon on Insulator Technologies S.A.Inventors: Bruno Ghyselen, Carlos Mazure, Emmanuel Arene
-
Patent number: 7018909Abstract: The invention relates to methods of forming a relaxed or pseudo-relaxed layer on a substrate, wherein the relaxed layer may be a semiconductor material. An implementation of the method includes growing an elastically stressed semiconductor material layer on a donor substrate, forming a glassy layer of a viscous material and bonding it to the stressed layer, removing a portion of the donor substrate to form a structure that includes the glassy layer, the stressed layer and a surface layer of donor substrate, and then heat treating the structure at a temperature of at least a viscosity temperature of the glassy layer to relax the stressed layer. The glassy layer can also be bonded to a receiving substrate so that the structure can be transferred thereto. Implementations also relate to structures obtained from the method.Type: GrantFiled: February 20, 2004Date of Patent: March 28, 2006Assignee: S.O.I.Tec Silicon on Insulator Technologies S.A.Inventors: Bruno Ghyselen, Carlos Mazure, Emmanuel Arene
-
Publication number: 20060024908Abstract: A method for reducing the roughness of a free surface of a semiconductor wafer that includes establishing a first atmosphere in an annealing chamber, replacing the first atmosphere with a second atmosphere that includes a gas selected to and in an amount to substantially eliminate or reduce pollutants on a wafer, and exposing the free surface of the wafer to the second atmosphere to substantially eliminate or reduce pollutants thereon. The second atmosphere is then replaced with a third atmosphere that includes pure, and rapid thermal annealing is performed on the wafer exposed to the third atmosphere in the annealing chamber to substantially reduce the roughness of the free surface of the wafer.Type: ApplicationFiled: July 27, 2005Publication date: February 2, 2006Inventors: Eric Neyret, Ludovic Ecarnot, Emmanuel Arene
-
Publication number: 20050277278Abstract: The present invention relates to a method of manufacturing a semiconductor wafer that includes providing a substrate of a single crystalline first material that has an unfinished or rough surface, and epitaxially growing at least one layer of a second material directly on the unfinished or rough surface of the first material. The second material has a lattice that is different from that of the first material and the epitaxial growing of the second material is advantageously performed before a final surface finishing step on the unfinished or rough surface of the substrate to increase bonding between the materials.Type: ApplicationFiled: December 3, 2004Publication date: December 15, 2005Inventors: Christophe Maleville, Emmanuel Arene