Patents by Inventor Er-Lang Deng

Er-Lang Deng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11120886
    Abstract: A gate driving circuit comprises a plurality of shift registers coupled in serial. An nth shift register includes a driving circuit, a pull-up circuit and a first auxiliary voltage regulator circuit. The driving circuit is electrically coupled to an output node and a first node. The driving circuit is configured to receive a clock signal and output a gate signal according to the clock signal. The pull-up circuit is electrically coupled to the driving circuit. The first auxiliary voltage regulator circuit is electrically coupled to the pull-up circuit and a second node. The first auxiliary voltage regulator circuit is configured to receive a control signal and the second node corresponding to a second voltage.
    Type: Grant
    Filed: November 11, 2019
    Date of Patent: September 14, 2021
    Assignee: AU OPTRONICS CORPORATION
    Inventors: Er-Lang Deng, Yuan-Nan Chiu, Chih-Yuan Wu, Yu-Lin Huang, I-Sheng Lin, Kuo-Ting Yang
  • Publication number: 20200286572
    Abstract: A gate driving circuit comprises a plurality of shift registers coupled in serial. An nth shift register includes a driving circuit, a pull-up circuit and a first auxiliary voltage regulator circuit. The driving circuit is electrically coupled to an output node and a first node. The driving circuit is configured to receive a clock signal and output a gate signal according to the clock signal. The pull-up circuit is electrically coupled to the driving circuit. The first auxiliary voltage regulator circuit is electrically coupled to the pull-up circuit and a second node. The first auxiliary voltage regulator circuit is configured to receive a control signal and the second node corresponding to a second voltage.
    Type: Application
    Filed: November 11, 2019
    Publication date: September 10, 2020
    Inventors: Er-Lang DENG, Yuan-Nan CHIU, Chih-Yuan WU, Yu-Lin HUANG, I-Sheng LIN, Kuo-Ting YANG
  • Patent number: 10522093
    Abstract: A driving circuit including an output circuit, a pull-down module, conductive wires, at least one first signal line, and a buffer layer is provided. The conductive wires are electrically connected between the output circuit and the pull-down module. The output circuit and the pull-down module are electrically coupled to a driving control signal through the first signal line. A first overlapping region is located between the first signal line and a portion of the conductive wires. The buffer layer is disposed between the first signal line and the portion of the conductive wires. The buffer layer includes an overlapping portion and an extending portion. The overlapping portion is at least disposed in the first overlapping region. The extending portion is disposed outside the overlapping portion. A thickness of the overlapping portion is greater than a thickness of the extending portion. A display panel is also provided.
    Type: Grant
    Filed: March 2, 2018
    Date of Patent: December 31, 2019
    Assignee: Au Optronics Corporation
    Inventors: Hsiao-Chun Chen, Er-Lang Deng, Wei-Kai Huang, Yi-Fu Chen, Cheng-Hung Ko, Chia-Heng Chen, Shin-Shian Lee, You-Ying Lin
  • Publication number: 20180336847
    Abstract: A driving circuit including an output circuit, a pull-down module, conductive wires, at least one first signal line, and a buffer layer is provided. The conductive wires are electrically connected between the output circuit and the pull-down module. The output circuit and the pull-down module are electrically coupled to a driving control signal through the first signal line. A first overlapping region is located between the first signal line and a portion of the conductive wires. The buffer layer is disposed between the first signal line and the portion of the conductive wires. The buffer layer includes an overlapping portion and an extending portion. The overlapping portion is at least disposed in the first overlapping region. The extending portion is disposed outside the overlapping portion. A thickness of the overlapping portion is greater than a thickness of the extending portion. A display panel is also provided.
    Type: Application
    Filed: March 2, 2018
    Publication date: November 22, 2018
    Applicant: Au Optronics Corporation
    Inventors: Hsiao-Chun Chen, Er-Lang Deng, Wei-Kai Huang, Yi-Fu Chen, Cheng-Hung Ko, Chia-Heng Chen, Shin-Shian Lee, You-Ying Lin