Patents by Inventor Erez Bar-Niv

Erez Bar-Niv has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8166275
    Abstract: A method and system for transferring data in a multi ordered memory array from a source memory array to a destination memory array, at least one of which is multi-ordered. A reading memory access unit reads data from the source memory array according to a source access template and a writing memory access unit writes the data to the destination memory array according to a destination access template.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: April 24, 2012
    Assignee: Ceva D.S.P. Ltd.
    Inventors: Gil Drori, Omri Eisenbach, Erez Bar Niv, David Dahan
  • Patent number: 7523351
    Abstract: A system having at least one breakpoint generating module and a core processor and method for providing mutual breakpoint capabilities to at least one breakpoint generating module and a core processor in a computing device. Each breakpoint generating module is capable of generating a first breakpoint message for allowing operation of the core processor and each breakpoint generating module to be halted. A second breakpoint message allows operation of the core processor to be halted. The second breakpoint message corresponds to the first breakpoint message. In addition, the core processor generates a third breakpoint message for allowing operation of the core processor and each breakpoint generating module to be halted.
    Type: Grant
    Filed: November 12, 2004
    Date of Patent: April 21, 2009
    Assignee: Ceva D.S.P. Ltd
    Inventors: Gil Drori, Erez Bar-Niv, David Dahan, Omri Eisenbach
  • Patent number: 7467332
    Abstract: A system having at least one breakpoint generating module and a core processor and method for providing mutual breakpoint capabilities to at least one breakpoint generating module and a core processor in a computing device. Each breakpoint generating module is capable of generating a first breakpoint message for allowing operation of the core processor and each breakpoint generating module to be halted. A second breakpoint message allows operation of the core processor to be halted. The second breakpoint message corresponds to the first breakpoint message. In addition, the core processor generates a third breakpoint message for allowing operation of the core processor and each breakpoint generating module to be halted.
    Type: Grant
    Filed: February 14, 2005
    Date of Patent: December 16, 2008
    Assignee: Ceva D.S.P. Ltd
    Inventors: Gil Drori, Erez Bar-Niv, David Dahan, Omir Eisenbach
  • Publication number: 20080052460
    Abstract: A method and system for transferring data in a multi ordered memory array from a source memory array to a destination memory array, at least one of which is multi-ordered. A reading memory access unit reads data from the source memory array according to a source access template and a writing memory access unit writes the data to the destination memory array according to a destination access template.
    Type: Application
    Filed: October 31, 2007
    Publication date: February 28, 2008
    Applicant: CEVA D.S.P. LTD.
    Inventors: Gil DRORI, Erez Bar Niv, David Dahan
  • Publication number: 20060085684
    Abstract: A system having at least one breakpoint generating module and a core processor and method for providing mutual breakpoint capabilities to at least one breakpoint generating module and a core processor in a computing device. Each breakpoint generating module is capable of generating a first breakpoint message for allowing operation of the core processor and each breakpoint generating module to be halted. A second breakpoint message allows operation of the core processor to be halted. The second breakpoint message corresponds to the first breakpoint message. In addition, the core processor generates a third breakpoint message for allowing operation of the core processor and each breakpoint generating module to be halted.
    Type: Application
    Filed: February 14, 2005
    Publication date: April 20, 2006
    Applicant: CEVA D.S.P. LTD.
    Inventors: Gil Drori, Erez Bar-Niv, David Dahan, Omri Eisenbach
  • Publication number: 20060075298
    Abstract: A system having at least one breakpoint generating module and a core processor and method for providing mutual breakpoint capabilities to at least one breakpoint generating module and a core processor in a computing device. Each breakpoint generating module is capable of generating a first breakpoint message for allowing operation of the core processor and each breakpoint generating module to be halted. A second breakpoint message allows operation of the core processor to be halted. The second breakpoint message corresponds to the first breakpoint message. In addition, the core processor generates a third breakpoint message for allowing operation of the core processor and each breakpoint generating module to be halted.
    Type: Application
    Filed: November 12, 2004
    Publication date: April 6, 2006
    Applicant: CEVA D.S.P. LTD.
    Inventors: Gil Drori, Erez Bar-Niv, David Dahan, Omir Eisenbach
  • Patent number: 5867718
    Abstract: A method and apparatus for waking up a computer system using a peripheral device connected to a standard parallel port of the computer system. Functionality is added to the parallel port Select line normally used to indicate that the peripheral device connected to the parallel port is on line when the select signal is high. A signal transition on the Select line from low to high is detected and used to wake up the computer system. This toggling of the Selected line is detected and used to activate the computer system power supply into a normal operating state from a power save state.
    Type: Grant
    Filed: November 29, 1995
    Date of Patent: February 2, 1999
    Assignee: National Semiconductor Corporation
    Inventors: Amos Intrater, Erez Bar-Niv
  • Patent number: 5686872
    Abstract: Reflections and cross talk in a high-speed, bidirectional transmission line are minimized by terminating the transmission line with a network including a "serial" resistor connected in series between an end of the transmission line and a parallel (e.g. data) port, a "pull-up" resistor connected to the transmission line side of the serial resistor, and a capacitor connected between the parallel port side of the serial resistor and ground. Optionally, a diode is connected between the pull-up resistor and a bias potential. A variety of exemplary values for these components (i.e., serial resistor, pull-up resistor, capacitor) are discussed, in the context of particular signals. Preferably, the capacitor and the resistors are positioned as close as possible to the connector.
    Type: Grant
    Filed: March 13, 1995
    Date of Patent: November 11, 1997
    Assignee: National Semiconductor Corporation
    Inventors: Rafael Fried, Erez Bar-Niv