Patents by Inventor Eric C. Sung

Eric C. Sung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6731155
    Abstract: A dual pump circuit including a transmission gate and a dual charge pump. The transmission gate includes a p-channel transistor and an n-channel transistor, each having a control terminal and a pair of current terminals coupled between a dual pump input and a dual pump output. The dual charge pump includes first and second pump circuits, where each pump circuit is coupled to the dual pump input and to a control terminal of a corresponding one of the transmission gate transistors. Each pump circuit is operative to linearize operation of its corresponding transmission gate transistor by maintaining VGS—VT constant. The dual pump circuit is used in a track and hold circuit including at least one dual pump sampling circuit, at least one sampling capacitor, and a control circuit for controlling input signal sampling timing. Each dual pump sampling circuit includes the transmission gate and a dual charge pump.
    Type: Grant
    Filed: December 3, 2002
    Date of Patent: May 4, 2004
    Assignee: Intersil Americas Inc
    Inventors: J. Mikko Hakkarainen, Kantilal Bacrania, Eric C. Sung, Hsin-Shu Chen, Bang-Sup Song, Mario Sanchez
  • Patent number: 6714886
    Abstract: A compensation system for calibrating an amplifier having a compensation input including a sigma delta converter, a counter, a memory, adjust logic, a DAC, a pair of compensation capacitors, and a pair of current to voltage (I/V) converters. The converter converts an offset voltage to a bit stream. The counter stores a sum value indicative of the output offset. The memory stores a digital bias value. The adjust logic determines an adjust value based on the sum value and adjusts the stored digital bias value based on the adjust value. The DAC converts the digital bias value to a differential bias current. The compensation capacitors apply a compensation voltage to a compensation input of the amplifier. The I/V converters charge the compensation capacitors using the differential bias current. The adjust logic may use upper and lower thresholds and adjust the digital bias value by one LSB for each compensation cycle.
    Type: Grant
    Filed: July 29, 2002
    Date of Patent: March 30, 2004
    Inventors: Eric C. Sung, Kantilal Bacrania, Hsin-Shu Chen, J. Mikko Hakkarainen, Bang-Sup Song, Brian L. Allen, Mario Sanchez
  • Patent number: 6628216
    Abstract: A calibration system and method for a resistor ladder that employs relative measurement and adjustment between pairs of resistors. The system includes a resistor tree of complementary pairs of programmable resistors coupled to the resistor ladder, a measurement circuit that measures voltage differences between complementary pairs of programmable resistors, and control logic. The control logic controls the measurement circuit to measure a voltage difference between each complementary pair of programmable resistors and adjusts the relative resistance of each complementary pair of programmable resistors to equalize voltage. The measurement is facilitated by a sigma-delta ADC that converts a measured voltage difference into a bit stream. The programmable resistors are implemented with binary weighted resistors that are digitally adjusted one LSB at a time. Lower and upper adjustment thresholds may be employed to avoid unnecessary over-adjustments while maintaining a requisite level of accuracy.
    Type: Grant
    Filed: July 29, 2002
    Date of Patent: September 30, 2003
    Assignee: Intersil Americas Inc.
    Inventors: Hsin-Shu Chen, Kantilal Bacrania, Eric C. Sung, J. Mikko Hakkarainen, Bang-Sup Song, Brian L. Allen, Mario Sanchez
  • Publication number: 20030151532
    Abstract: A calibration system and method for a resistor ladder that employs relative measurement and adjustment between pairs of resistors. The system includes a resistor tree of complementary pairs of programmable resistors coupled to the resistor ladder, a measurement circuit that measures voltage differences between complementary pairs of programmable resistors, and control logic. The control logic controls the measurement circuit to measure a voltage difference between each complementary pair of programmable resistors and adjusts the relative resistance of each complementary pair of programmable resistors to equalize voltage. The measurement is facilitated by a sigma-delta ADC that converts a measured voltage difference into a bit stream. The programmable resistors are implemented with binary weighted resistors that are digitally adjusted one LSB at a time. Lower and upper adjustment thresholds may be employed to avoid unnecessary over-adjustments while maintaining a requisite level of accuracy.
    Type: Application
    Filed: July 29, 2002
    Publication date: August 14, 2003
    Inventors: Hsin-Shu Chen, Kantilal Bacrania, Eric C. Sung, J. Mikko Hakkarainen, Bang-Sup Song, Brian L. Allen, Mario Sanchez
  • Publication number: 20030151430
    Abstract: A dual pump circuit including a transmission gate and a dual charge pump. The transmission gate includes a p-channel transistor and an n-channel transistor, each having a control terminal and a pair of current terminals coupled between a dual pump input and a dual pump output. The dual charge pump includes first and second pump circuits, where each pump circuit is coupled to the dual pump input and to a control terminal of a corresponding one of the transmission gate transistors. Each pump circuit is operative to linearize operation of its corresponding transmission gate transistor by maintaining VGS—VT constant. The dual pump circuit is used in a track and hold circuit including at least one dual pump sampling circuit, at least one sampling capacitor, and a control circuit for controlling input signal sampling timing. Each dual pump sampling circuit includes the transmission gate and a dual charge pump.
    Type: Application
    Filed: December 3, 2002
    Publication date: August 14, 2003
    Inventors: J. Mikko Hakkarainen, Kantilal Bacrania, Eric C. Sung, Hsin-Shu Chen, Bang-Sup Song, Mario Sanchez
  • Publication number: 20030154045
    Abstract: A compensation system for calibrating an amplifier having a compensation input including a sigma delta converter, a counter, a memory, adjust logic, a DAC, a pair of compensation capacitors, and a pair of current to voltage (I/V) converters. The converter converts an offset voltage to a bit stream. The counter stores a sum value indicative of the output offset. The memory stores a digital bias value. The adjust logic determines an adjust value based on the sum value and adjusts the stored digital bias value based on the adjust value. The DAC converts the digital bias value to a differential bias current. The compensation capacitors apply a compensation voltage to a compensation input of the amplifier. The I/V converters charge the compensation capacitors using the differential bias current. The adjust logic may use upper and lower thresholds and adjust the digital bias value by one LSB for each compensation cycle.
    Type: Application
    Filed: July 29, 2002
    Publication date: August 14, 2003
    Inventors: Eric C. Sung, Kantilal Bacrania, Hsin-Shu Chen, J. Mikko Hakkarainen, Bang-Sup Song, Brian L. Allen, Mario Sanchez
  • Patent number: 6570523
    Abstract: A multistage ADC that subranges and interpolates, and that amplifies selected subranges to convert an analog signal to a stream of digital values. The ADC samples the analog signal and provides a stream of sample signals. A first stage flash converts each sample signal into a first multiple bit value and subranges a reference ladder according to the first multiple bit value into selected reference signals. Each additional secondary stage amplifies a selected subrange of signals from a prior stage, flash converts the amplified residual signals to provide an additional multiple bit value, interpolates each set of amplified residual signals and subranges the interpolated signals according to the corresponding multiple bit value. A final stage amplifies and flash converts to determine a final multiple bit value. An error corrector combines each set of multiple bit values into a digital value.
    Type: Grant
    Filed: March 13, 2002
    Date of Patent: May 27, 2003
    Assignee: Intersil Americas Inc.
    Inventors: Kantilal Bacrania, Hsin-Shu Chen, Eric C. Sung, Bang-Sup Song, J. Mikko Hakkarainen, Brian L. Allen, Mario Sanchez