Patents by Inventor Eric G. Cameron

Eric G. Cameron has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6792589
    Abstract: A digital integrated circuit chip is designed by identifying a logical structure to be implemented. This logical structure is represented in terms of a logical operations, at least 5% of which include selection operations. A determination is made of logic cells that correspond to an implementation of these logical operations.
    Type: Grant
    Filed: June 14, 2002
    Date of Patent: September 14, 2004
    Assignee: Science & Technology Corporation @ UNM
    Inventors: Sterling R. Whitaker, Lowell H. Miles, Eric G. Cameron
  • Patent number: 6779156
    Abstract: According to the invention, a digital circuit design embodied in at least one of a structural netlist, a behavioral netlist, a hardware description language netlist, a full-custom ASIC, a semi-custom ASIC, an IP core, an integrated circuit, a hybrid of chips, one or more masks, a FPGA, and a circuit card assembly is disclosed. The digital circuit design includes first and second sub-circuits. The first sub-circuits comprise a first percentage of the digital circuit design and the second sub-circuits comprise a second percentage of the digital circuit design. Each of the second sub-circuits is substantially comprised of one or more kernel circuits. The kernel circuits are comprised of selection circuits. The second percentage is at least 5%. In various embodiments, the second percentage could be at least 10%, 20%, 30%, 40%, 50%, 60%, 70%, 80%, 90%, or 95%.
    Type: Grant
    Filed: June 14, 2002
    Date of Patent: August 17, 2004
    Assignee: Science & Technology Corporation @ UNM
    Inventors: Sterling R. Whitaker, Lowell H. Miles, Eric G. Cameron, Gregory W. Donohoe, Jody W. Gambles
  • Patent number: 6779158
    Abstract: According to the invention, a digital design method for manipulating a digital circuit netlist is disclosed. In one step, a first netlist is loaded. The first netlist is comprised of first basic cells that are comprised of first kernel cells. The first netlist is manipulated to create a second netlist. The second netlist is comprised of second basic cells that are comprised of second kernel cells. A percentage of the first and second kernel cells are selection circuits. There is less chip area consumed in the second basic cells than in the first basic cells. The second netlist is stored. In various embodiments, the percentage could be 2% or more, 5% or more, 10% or more, 20% or more, 30% or more, or 40% or more.
    Type: Grant
    Filed: June 14, 2002
    Date of Patent: August 17, 2004
    Assignee: Science & Technology Corporation @ UNM
    Inventors: Sterling R. Whitaker, Lowell H. Miles, Eric G. Cameron, Jody W. Gambles
  • Publication number: 20030204822
    Abstract: According to the invention, a digital design method for manipulating a digital circuit netlist is disclosed. In one step, a first netlist is loaded. The first netlist is comprised of first basic cells that are comprised of first kernel cells. The first netlist is manipulated to create a second netlist. The second netlist is comprised of second basic cells that are comprised of second kernel cells. A percentage of the first and second kernel cells are selection circuits. There is less chip area consumed in the second basic cells than in the first basic cells. The second netlist is stored. In various embodiments, the percentage could be 2% or more, 5% or more, 10% or more, 20% or more, 30% or more, or 40% or more.
    Type: Application
    Filed: June 14, 2002
    Publication date: October 30, 2003
    Applicant: Science & Technology Corporation @ UNM
    Inventors: Sterling R. Whitaker, Lowell H. Miles, Eric G. Cameron, Jody W. Gambles
  • Publication number: 20030200510
    Abstract: According to the invention, a digital circuit design embodied in at least one of a structural netlist, a behavioral netlist, a hardware description language netlist, a full-custom ASIC, a semi-custom ASIC, an IP core, an integrated circuit, a hybrid of chips, one or more masks, a FPGA, and a circuit card assembly is disclosed. The digital circuit design includes first and second sub-circuits. The first sub-circuits comprise a first percentage of the digital circuit design and the second sub-circuits comprise a second percentage of the digital circuit design. Each of the second sub-circuits is substantially comprised of one or more kernel circuits. The kernel circuits are comprised of selection circuits. The second percentage is at least 5%. In various embodiments, the second percentage could be at least 10%, 20%, 30%, 40%, 50%, 60%, 70%, 80%, 90%, or 95%.
    Type: Application
    Filed: June 14, 2002
    Publication date: October 23, 2003
    Applicant: Science & Technology Corporation @ UNM
    Inventors: Sterling R. Whitaker, Lowell H. Miles, Eric G. Cameron, Gregory W. Donohoe, Jody W. Gambles
  • Publication number: 20030126579
    Abstract: A digital integrated circuit chip is designed by identifying a logical structure to be implemented. This logical structure is represented in terms of a logical operations, at least 5% of which include selection operations. A determination is made of logic cells that correspond to an implementation of these logical operations.
    Type: Application
    Filed: June 14, 2002
    Publication date: July 3, 2003
    Applicant: Science & Technology Corporation
    Inventors: Sterling R. Whitaker, Lowell H. Miles, Eric G. Cameron