Patents by Inventor Eric J. Woolsey

Eric J. Woolsey has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8722528
    Abstract: Standoff structures that can be used on the die backside of semiconductor devices and methods for making the same are described. The devices contain a silicon substrate with an integrated circuit on the front side of the substrate and a backmetal layer on the backside of the substrate. Standoff structures made of Cu of Ni are formed on the backmetal layer and are embedded in a Sn-containing layer that covers the backmetal layer and the standoff structures. The standoff structures can be isolated from each other so that they are not connected and can also be configured to substantially mirror indentations in the leadframe that is attached to the Sn-containing layer. Other embodiments are described.
    Type: Grant
    Filed: August 29, 2012
    Date of Patent: May 13, 2014
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Michael Gruenhagen, Thomas P. Welch, Eric J. Woolsey
  • Publication number: 20120322211
    Abstract: Standoff structures that can be used on the die backside of semiconductor devices and methods for making the same are described. The devices contain a silicon substrate with an integrated circuit on the front side of the substrate and a backmetal layer on the backside of the substrate. Standoff structures made of Cu of Ni are formed on the backmetal layer and are embedded in a Sn-containing layer that covers the backmetal layer and the standoff structures. The standoff structures can be isolated from each other so that they are not connected and can also be configured to substantially mirror indentations in the leadframe that is attached to the Sn-containing layer. Other embodiments are described.
    Type: Application
    Filed: August 29, 2012
    Publication date: December 20, 2012
    Inventors: Michael Gruenhagen, Thomas P. Welch, Eric J. Woolsey
  • Patent number: 8314473
    Abstract: Standoff structures that can be used on the die backside of semiconductor devices and methods for making the same are described. The devices contain a silicon substrate with an integrated circuit on the front side of the substrate and a backmetal layer on the backside of the substrate. Standoff structures made of Cu of Ni are formed on the backmetal layer and are embedded in a Sn-containing layer that covers the backmetal layer and the standoff structures. The standoff structures can be isolated from each other so that they are not connected and can also be configured to substantially mirror indentations in the leadframe that is attached to the Sn-containing layer. Other embodiments are described.
    Type: Grant
    Filed: May 4, 2010
    Date of Patent: November 20, 2012
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Michael Gruenhagen, Thomas P. Welch, Eric J. Woolsey
  • Publication number: 20110272792
    Abstract: Standoff structures that can be used on the die backside of semiconductor devices and methods for making the same are described. The devices contain a silicon substrate with an integrated circuit on the front side of the substrate and a backmetal layer on the backside of the substrate. Standoff structures made of Cu of Ni are formed on the backmetal layer and are embedded in a Sn-containing layer that covers the backmetal layer and the standoff structures. The standoff structures can be isolated from each other so that they are not connected and can also be configured to substantially mirror indentations in the leadframe that is attached to the Sn-containing layer. Other embodiments are described.
    Type: Application
    Filed: May 4, 2010
    Publication date: November 10, 2011
    Inventors: Michael Gruenhagen, Thomas P. Welch, Eric J. Woolsey
  • Patent number: 6436300
    Abstract: A method of manufacturing electronic components includes disposing a top metal layer (502) comprised of solder over a bottom metal layer (201, 202) comprised of titanium or tungsten, and selectively etching the bottom metal layer (201, 202) over the top metal layer (502) with an etchant mixture (601) comprised of an etchant, an additive to control the temperature of the etchant mixture (601), and another additive to reduce the redeposition of the top layer (502).
    Type: Grant
    Filed: July 30, 1998
    Date of Patent: August 20, 2002
    Assignee: Motorola, Inc.
    Inventors: Eric J. Woolsey, Douglas G. Mitchell, George F. Carney, Francis J. Carney, Jr., Cary B. Powell
  • Patent number: 6413878
    Abstract: A method of manufacturing electronic components includes disposing a top metal layer (502) comprised of solder over a bottom metal layer (201, 202) comprised of titanium or tungsten, and selectively etching the bottom metal layer (201, 202) over the top metal layer (502) with an etchant mixture (601) comprised of an etchant, an additive to control the temperature of the etchant mixture (601), and another additive to reduce the redeposition of the top layer (502).
    Type: Grant
    Filed: April 10, 2000
    Date of Patent: July 2, 2002
    Assignee: Motorola, Inc.
    Inventors: Eric J. Woolsey, Douglas G. Mitchell, George F. Carney, Francis J. Carney, Jr., Cary B. Powell
  • Publication number: 20010008224
    Abstract: A method of manufacturing electronic components includes disposing a top metal layer (502) comprised of solder over a bottom metal layer (201, 202) comprised of titanium or tungsten, and selectively etching the bottom metal layer (201, 202) over the top metal layer (502) with an etchant mixture (601) comprised of an etchant, an additive to control the temperature of the etchant mixture (601), and another additive to reduce the redeposition of the top layer (502).
    Type: Application
    Filed: July 30, 1998
    Publication date: July 19, 2001
    Inventors: ERIC J. WOOLSEY, DOUGLAS G. MITCHELL, GEORGE F. CARNEY, FRANCIS J. CARNEY, CARY B. POWELL
  • Patent number: 5773359
    Abstract: An interconnect system (31) includes an interconnect bump (29) over an under bump metallurgy (25). The under bump metallurgy (25) includes a barrier layer (26) having a barrier material such as titanium, an adhesion layer (28) having an adhesion material such as copper, and a mixture layer (27) having both the barrier material and the adhesion material. The mixture layer (27) is located between the barrier layer (26) and the adhesion layer (28), and the adhesion layer (28) is located between the mixture layer (27) and the interconnect bump (29). The interconnect bump (29) contains solder and is used as an etch mask when patterning the under bump metallurgy (25).
    Type: Grant
    Filed: December 26, 1995
    Date of Patent: June 30, 1998
    Assignee: Motorola, Inc.
    Inventors: Douglas G. Mitchell, Francis J. Carney, Eric J. Woolsey