Patents by Inventor Eric Salter

Eric Salter has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070260962
    Abstract: A memory device, such an MRAM device, includes self-healing reference bits (104) associated with a set of array bits (102). The memory performs an error detection step (e.g., using an error-correction coding (ECC) algorithm, to detect the presence of a set of errors within the data bits. One of the reference bits (104) is toggled to a different state if an error count is greater than a predetermined threshold. If the set of errors remains unchanged when subsequently read, the reference bit (104) is toggled back to its original state.
    Type: Application
    Filed: May 2, 2006
    Publication date: November 8, 2007
    Inventors: Loren Wise, Thomas Andre, Mark Durlam, Eric Salter
  • Publication number: 20070190669
    Abstract: A method of manufacturing a magnetoelectronic device includes providing an electrically conducting material and an electrically insulating material adjacent to at least a portion of the electrically conducting material, and implanting a magnetic material into the electrically insulating material. The magnetic material increases the magnetic permeability of the electrically insulating material. The implant may be a blanket or a targeted implant.
    Type: Application
    Filed: February 10, 2006
    Publication date: August 16, 2007
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Mark Durlam, Gloria Kerszykowski, Nicholas Rizzo, Eric Salter, Loren Wise
  • Publication number: 20070097732
    Abstract: An integrated circuit device is provided which includes an active circuit component and a current sensor. The active circuit component may be coupled between a first conductive layer and a second conductive layer, and is configured to produce a first current. The current sensor is disposed over the active circuit component. The current sensor may comprise a Magnetic Tunnel Junction (“MTJ”) core disposed between the first conductive layer and the second conductive layer. The MTJ core is configured to sense the first current and produce a second current based on the first current sensed at the MTJ core.
    Type: Application
    Filed: October 28, 2005
    Publication date: May 3, 2007
    Inventors: Young Chung, Robert Baird, Mark Durlam, Gregory Grynkewich, Eric salter, Jiang-Kai Zuo
  • Publication number: 20070045759
    Abstract: An integrated circuit device (300) comprises a substrate (301) and MRAM architecture (314) formed on the substrate (308). The MRAM architecture (314) includes a MRAM circuit (318) formed on the substrate (301); and a MRAM cell (316) coupled to and formed above the MRAM circuit (318). Additionally a passive device (320) is formed in conjunction with the MRAM cell (316). The passive device (320) can be one or more resistors and one or more capacitor. The concurrent fabrication of the MRAM architecture (314) and the passive device (320) facilitates an efficient and cost effective use of the physical space available over active circuit blocks of the substrate (404, 504), resulting in three-dimensional integration.
    Type: Application
    Filed: August 31, 2005
    Publication date: March 1, 2007
    Inventors: Young Chung, Robert Baird, Mark Durlam, Gregory Grynkewich, Eric Salter
  • Publication number: 20070002609
    Abstract: An integrated circuit device includes a magnetic random access memory (“MRAM”) architecture and a smart power integrated circuit architecture formed on the same substrate using the same fabrication process technology. The fabrication process technology is a modular process having a front end process and a back end process. In the example embodiment, the smart power architecture includes a power circuit component, a digital logic component, and an analog control component formed by the front end process, and a sensor architecture formed by the back end process. The MRAM architecture includes an MRAM circuit component formed by the front end process and an MRAM cell array formed by the back end process. In one practical embodiment, the sensor architecture includes a sensor component that is formed from the same magnetic tunnel junction core material utilized by the MRAM cell array.
    Type: Application
    Filed: June 30, 2005
    Publication date: January 4, 2007
    Inventors: Young Chung, Robert Baird, Mark Durlam, Gregory Grynkewich, Eric Salter
  • Publication number: 20050047198
    Abstract: A method to switch a scalable magnetoresistive memory cell including the steps of providing a magnetoresistive memory device (12) having two bits (18) and (20) sandwiched between a word line (14) and a digit line (16) so that current waveforms (104) and (106) can be applied to the word and digit lines at various times to cause a magnetic field flux HW and HD to rotate the effective magnetic moment vectors (86) and (94) of the device (12) by approximately 180°. Each bit includes N ferromagnetic layers (32) and (34, 42) and (44, 60) and (62, 72 and 74) that are anti-ferromagnetically coupled. N can be adjusted to change the magnetic switching volume of the bit. One or both bits may be programmed by adjusting the current in the word and/or digit lines.
    Type: Application
    Filed: August 25, 2003
    Publication date: March 3, 2005
    Inventors: Bradley Engel, Eric Salter, Jon Slaughter