Patents by Inventor Erich Klawuhn
Erich Klawuhn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9099535Abstract: The present invention pertains to methods for forming a metal diffusion barrier on an integrated circuit wherein the formation includes at least two operations. The first operation deposits barrier material via PVD or CVD to provide some minimal coverage. The second operation deposits an additional barrier material and simultaneously etches a portion of the barrier material deposited in the first operation. The result of the operations is a metal diffusion barrier formed in part by net etching in certain areas, in particular the bottom of vias, and a net deposition in other areas, in particular the side walls of vias. Controlled etching is used to selectively remove barrier material from the bottom of vias, either completely or partially, thus reducing the resistance of subsequently formed metal interconnects.Type: GrantFiled: February 3, 2014Date of Patent: August 4, 2015Assignee: Novellus Systems, Inc.Inventors: Robert Rozbicki, Michal Danek, Erich Klawuhn
-
Patent number: 8679972Abstract: The present invention pertains to methods for forming a metal diffusion barrier on an integrated circuit wherein the formation includes at least two operations. The first operation deposits barrier material via PVD or CVD to provide some minimal coverage. The second operation deposits an additional barrier material and simultaneously etches a portion of the barrier material deposited in the first operation. The result of the operations is a metal diffusion barrier formed in part by net etching in certain areas, in particular the bottom of vias, and a net deposition in other areas, in particular the side walls of vias. Controlled etching is used to selectively remove barrier material from the bottom of vias, either completely or partially, thus reducing the resistance of subsequently formed metal interconnects.Type: GrantFiled: May 29, 2013Date of Patent: March 25, 2014Assignee: Novellus Systems, Inc.Inventors: Robert Rozbicki, Michal Danek, Erich Klawuhn
-
Patent number: 8207062Abstract: Methods of improving the adhesion of low resistivity tungsten/tungsten nitride layers are provided. Low resistivity tungsten/tungsten nitride layers with good adhesion are formed by treating a tungsten or tungsten nitride layer before depositing low resistivity tungsten. Treatments include a plasma treatment and a temperature treatment. According to various embodiments, the treatment methods involve different gaseous atmospheres and plasma conditions.Type: GrantFiled: September 9, 2009Date of Patent: June 26, 2012Assignee: Novellus Systems, Inc.Inventors: Juwen Gao, Wei Lei, Michal Danek, Erich Klawuhn, Sean Chang, Ron Powell
-
Publication number: 20110059608Abstract: Methods of improving the adhesion of low resistivity tungsten/tungsten nitride layers are provided. Low resistivity tungsten/tungsten nitride layers with good adhesion are formed by treating a tungsten or tungsten nitride layer before depositing low resistivity tungsten. Treatments include a plasma treatment and a temperature treatment. According to various embodiments, the treatment methods involve different gaseous atmospheres and plasma conditions.Type: ApplicationFiled: September 9, 2009Publication date: March 10, 2011Applicant: NOVELLUS SYSTEMS, INC.Inventors: Juwen Gao, Wei Lei, Michal Danek, Erich Klawuhn, Sean Chang, Ron Powell
-
Patent number: 6642146Abstract: The present invention pertains to methods for depositing a metal seed layer on a wafer substrate having a plurality of recessed features. Methods of the invention include at least two operations. A first portion of a seed layer is deposited such that metal ions impinge on the wafer substrate substantially perpendicular to the wafer substrate work surface. The first portion is characterized by heavy bottom coverage in the recessed features and minimal overhang on the apertures of the recessed features. A second portion of the metal seed layer is deposited with simultaneous re-sputter of at least part of the first portion that covers the bottom of the features. During re-sputter, part of the seed material on the bottom is redistributed to the sidewalls of the features. Seed layers of the invention have minimal overhang and excellent step coverage.Type: GrantFiled: April 10, 2002Date of Patent: November 4, 2003Assignee: Novellus Systems, Inc.Inventors: Robert Rozbicki, Michal Danek, Erich Klawuhn
-
Patent number: 6607977Abstract: The present invention pertains to methods for forming a metal diffusion barrier on an integrated circuit wherein the formation includes at least two operations. The first operation deposits barrier material via PVD or CVD to provide some minimal coverage. The second operation deposits an additional barrier material and simultaneously etches a portion of the barrier material deposited in the first operation. The result of the operations is a metal diffusion barrier formed in part by net etching in certain areas, in particular the bottom of vias, and a net deposition in other areas, in particular the side walls of vias. Controlled etching is used to selectively remove barrier material from the bottom of vias, either completely or partially, thus reducing the resistance of subsequently formed metal interconnects.Type: GrantFiled: September 26, 2001Date of Patent: August 19, 2003Assignee: Novellus Systems, Inc.Inventors: Robert Rozbicki, Michal Danek, Erich Klawuhn
-
Patent number: 6566246Abstract: The present invention pertains to systems and methods for improving the deposition of conformal copper seed layers in integrated circuit metalization. The invention involves controlling the morphology of the barrier layer deposited underneath the copper seed layer. The barrier layer can be composed of TaN and Ta, or TaN alone. It can also be composed of TiN or TiNSi. The process conditions of the barrier layer deposition are carried out in a manner that results in a highly or completely amorphous crystalline structure. Such a barrier layer allows for conformal deposition of the copper seed layer on top of the barrier layer that is less susceptible to agglomeration.Type: GrantFiled: May 21, 2001Date of Patent: May 20, 2003Assignee: Novellus Systems, Inc.Inventors: Tarek Suwwan de Felipe, Michal Danek, Erich Klawuhn, Alexander Dulkin
-
Patent number: 6554914Abstract: The present invention pertains to systems and methods for passivating the copper seed layer deposited in Damascene integrated circuit manufacturing. More specifically, the invention pertains to systems and methods for depositing the copper seed layer by physical vapor deposition, while passivating the copper during or immediately after the deposition in order to prevent excessive oxidation of the copper. The invention is applicable to dual Damascene processing.Type: GrantFiled: February 2, 2001Date of Patent: April 29, 2003Assignee: Novellus Systems, Inc.Inventors: Robert T. Rozbicki, Ronald Allan Powell, Erich Klawuhn, Michal Danek, Karl B. Levy, Jonathan David Reid, Mukul Khosla, Eliot K. Broadbent
-
Patent number: 6541374Abstract: The present invention pertains to methods for forming diffusion barrier layers in the context of integrated circuit fabrication. Methods of the invention allow selective deposition of a metal-nitride barrier layer material on a partially fabricated integrated circuit having exposed conductor and dielectric regions and conversion of the metal-nitride barrier material into an effective diffusion barrier layer having low via resistance. In a preferred method using TiN, differential morphology in a single barrier layer deposition is achieved by controlling CVD process conditions. It is believed that the absolute amount of TiN deposited on the conductor is not reduced, but the morphology of is changed so that there is little or no increase in the via resistance after barrier formation. The invention also pertains to novel integrated circuit structures resulting from application of the described methods.Type: GrantFiled: September 26, 2001Date of Patent: April 1, 2003Assignee: Novellus Systems, Inc.Inventors: Tarek Suwwan de Felipe, Michal Danek, Erich Klawuhn, Ronald A. Powell
-
Patent number: 6319842Abstract: Non-volatile and oxide residues that form during semiconductor processing are removed from the semiconductor structure in a two-stage process. An inert gas and a reducing gas are introduced to the reactor. In the first stage, the non-volatile contaminants are sputtered from the semiconductor structure by creating a plasma to ionize the inert gas. The power applied to the plasma is preferably high enough to give the ions of the inert gas a high degree of directionality as they approach the structure. The first stage is continued until the non-volatile contaminants have been sufficiently removed from the structure. In the second stage, the power is reduced and the reducing gas (e.g., hydrogen) reacts with the oxides (e.g., copper oxide) to form elemental metal and water vapor. During the second stage there is no appreciable sputtering, and therefore the damage to the structure is limited as compared with processes that use sputtering and reduction simultaneously.Type: GrantFiled: January 2, 2001Date of Patent: November 20, 2001Assignee: Novellus Systems IncorporatedInventors: Mukul Khosla, Lap Tam, Ronald A. Powell, Ronald D. Allen, Robert T. Rozbicki, Erich Klawuhn, E. Derryck Settles