Patents by Inventor Erik Verduijn

Erik Verduijn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11914306
    Abstract: A calibrated lithographic model may be used to generate a lithographic model output based on an integrated circuit (IC) design layout. Next, at least a chemical parameter may be extracted from the lithographic model output. A calibrated defect rate model may then be used to predict a defect rate for the IC design layout based on the chemical parameter.
    Type: Grant
    Filed: October 16, 2020
    Date of Patent: February 27, 2024
    Assignee: Synopsys, Inc.
    Inventors: Erik A. Verduijn, Ulrich Karl Klostermann, Ulrich Welling, Jiuzhou Tang, Hans-Jürgen Stock
  • Publication number: 20210116817
    Abstract: A calibrated lithographic model may be used to generate a lithographic model output based on an integrated circuit (IC) design layout. Next, at least a chemical parameter may be extracted from the lithographic model output. A calibrated defect rate model may then be used to predict a defect rate for the IC design layout based on the chemical parameter.
    Type: Application
    Filed: October 16, 2020
    Publication date: April 22, 2021
    Applicant: Synopsys, Inc.
    Inventors: Erik A. Verduijn, Ulrich Karl Klostermann, Ulrich Welling, Jiuzhou Tang, Hans-Jürgen Stock
  • Patent number: 10802393
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to an extreme ultraviolet (EUV) lithography mask and methods of manufacture. The EUV mask structure includes: a reflective layer; a capping material on the reflective layer; a buffer layer on the capping layer; alternating absorber layers on the buffer layer; and a capping layer on the top of the alternating absorber layers.
    Type: Grant
    Filed: October 16, 2017
    Date of Patent: October 13, 2020
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Lei Sun, Obert R. Wood, II, Genevieve Beique, Yulu Chen, Erik Verduijn, Francis Goodwin
  • Patent number: 10622266
    Abstract: The disclosure is directed to methods of identifying a space within an integrated circuit structure as a mandrel space or a non-mandrel space. One method may include: identifying a space between freestanding spacers as being one of: a former mandrel space created by removal of a mandrel from between the freestanding spacers or a non-mandrel space between adjacent mandrels prior to removal of the mandrel, based on a line width roughness of the space, wherein the line width roughness represents a deviation of a width of the space from a centerline axis along a length of the space.
    Type: Grant
    Filed: April 4, 2017
    Date of Patent: April 14, 2020
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Erik A. Verduijn, Genevieve Beique, Nicholas V. LiCausi, Lei Sun, Francis G. Goodwin
  • Patent number: 10332745
    Abstract: Methods of forming printed patterns and structures formed using printed patterns. A first line and a second line are lithographically printed in a first layer composed of photoimageable material with a space arranged between the first line and the second line. A dummy assist feature is also lithographically printed in the photoimageable material of the first layer. A second layer underlying the first layer is etched with the first line, the second line, and the dummy assist feature present as an etch mask. The dummy assist feature is arranged on a portion of the space adjacent to the first line and supports the photoimageable material of the first line during etching.
    Type: Grant
    Filed: May 17, 2017
    Date of Patent: June 25, 2019
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Lei Sun, Ruilong Xie, Wenhui Wang, Yulu Chen, Erik Verduijn, Zhengqing John Qi, Guoxiang Ning, Daniel J. Dechene
  • Publication number: 20190113836
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to an extreme ultraviolet (EUV) lithography mask and methods of manufacture. The EUV mask structure includes: a reflective layer; a capping material on the reflective layer; a buffer layer on the capping layer; alternating absorber layers on the buffer layer; and a capping layer on the top of the alternating absorber layers.
    Type: Application
    Filed: October 16, 2017
    Publication date: April 18, 2019
    Inventors: Lei SUN, Obert R. WOOD, II, Genevieve BEIQUE, Yulu CHEN, Erik VERDUIJN, Francis GOODWIN
  • Publication number: 20190056651
    Abstract: A photomask includes a substrate having a top surface. A topographical feature is formed on the top surface of the substrate. The topographical feature may be a bump or a pit created on the top surface of the substrate. A reflector is formed on the top surface of the substrate over the topographical feature. The topographical feature warps the reflector in order to generate phase and/or amplitude gradients in light reflected off the reflector. An absorber is patterned on the reflector defining lithographic patterns for a resist material. The gradients in the light reflected off the reflector create shadow regions during lithography of the resist material using extreme ultraviolet (EUV) light.
    Type: Application
    Filed: August 21, 2017
    Publication date: February 21, 2019
    Applicant: GLOBALFOUNDRIES INC.
    Inventors: Erik Verduijn, Yulu Chen, Lars Liebmann, Pawitter Mangat
  • Publication number: 20180337045
    Abstract: Methods of forming printed patterns and structures formed using printed patterns. A first line and a second line are lithographically printed in a first layer composed of photoimageable material with a space arranged between the first line and the second line. A dummy assist feature is also lithographically printed in the photoimageable material of the first layer. A second layer underlying the first layer is etched with the first line, the second line, and the dummy assist feature present as an etch mask. The dummy assist feature is arranged on a portion of the space adjacent to the first line and supports the photoimageable material of the first line during etching.
    Type: Application
    Filed: May 17, 2017
    Publication date: November 22, 2018
    Inventors: Lei Sun, Ruilong Xie, Wenhui Wang, Yulu Chen, Erik Verduijn, Zhengqing John Qi, Guoxiang Ning, Daniel J. Dechene
  • Publication number: 20180286681
    Abstract: The disclosure is directed to methods of identifying a space within an integrated circuit structure as a mandrel space or a non-mandrel space. One method may include: identifying a space between freestanding spacers as being one of: a former mandrel space created by removal of a mandrel from between the freestanding spacers or a non-mandrel space between adjacent mandrels prior to removal of the mandrel, based on a line width roughness of the space, wherein the line width roughness represents a deviation of a width of the space from a centerline axis along a length of the space.
    Type: Application
    Filed: April 4, 2017
    Publication date: October 4, 2018
    Inventors: Erik A. Verduijn, Genevieve Beique, Nicholas V. LiCausi, Lei Sun, Francis G. Goodwin
  • Patent number: 9484258
    Abstract: A method for producing self-aligned vias (SAV) is provided. Embodiments include forming a ILOS layer over a dielectric layer; forming pairs of spacers over the ILOS layer, each pair of spacers having a first filler formed between adjacent spacers, and a second filler formed between each pair of spacers; forming and patterning a first OPL to expose one second filler, spacers on opposite sides of the one second filler, and a portion of the first filler adjacent each of the exposed spacers; removing the one second filler to form a SAV, and SAV etching into the ILOS layer; forming a second OPL over the first OPL and in the SAV to form a SAV plug; removing OPL layers and etching into the ILOS layer down to the dielectric layer; forming a third OPL layer in spaces between the TEOS layer; and removing the SAV plug.
    Type: Grant
    Filed: March 16, 2016
    Date of Patent: November 1, 2016
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Ryan Ryoung-han Kim, Wenhui Wang, Lei Sun, Erik Verduijn, Yulu Chen
  • Patent number: 9478462
    Abstract: Methods of forming a SAV using a selective SAQP or SADP process are provided. Embodiments include providing on a TiN layer and dielectric layers alternating mandrels and non-mandrel fillers, spacers therebetween, and a metal cut plug through a mandrel or a non-mandrel filler; removing a non-mandrel filler through a SAV patterning stack having an opening over the non-mandrel filler and adjacent spacers, forming a trench; removing a mandrel through a second SAV patterning stack having an opening over the mandrel and adjacent spacers, forming a second trench; etching the trenches through the TiN and dielectric layers; forming plugs in the trenches; removing the mandrels and non-mandrel fillers, forming third trenches; etching the third trenches through the TiN layer; removing the metal cut plug and spacers and etching the third trenches into the dielectric layer; removing the plugs; and filling the trenches with metal.
    Type: Grant
    Filed: March 16, 2016
    Date of Patent: October 25, 2016
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Wenhui Wang, Ryan Ryoung-han Kim, Lei Sun, Erik Verduijn, Yulu Chen