Patents by Inventor Erika Mazotti

Erika Mazotti has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240102830
    Abstract: Barrier layers for anisotropic magneto-resistive (AMR) sensors integrated with semiconductor circuits and methods of making the same are described. The AMR sensors includes a NiFe alloy layer disposed over a dielectric layer. The NiFe alloy layer is in contact with a conductive via coupled to the semiconductor circuits in a substrate underneath the AMR sensor. A barrier layer is formed on the dielectric layer to prevent Ni or Fe atoms from diffusing through the dielectric layer toward the semiconductor circuits. Further, a sacrificial layer is used to facilitate forming a planarized surface with ends of the conductive vias exposed without compromising the barrier layer.
    Type: Application
    Filed: December 28, 2022
    Publication date: March 28, 2024
    Inventors: Fuchao Wang, William French, Ricky A. Jackson, Erika Mazotti
  • Patent number: 8878295
    Abstract: A DMOS transistor with a lower on-state drain-to-source resistance and a higher breakdown voltage utilizes a slanted super junction drift structure that lies along the side wall of an opening with the drain region at the bottom of the opening and the source region near the top of the opening.
    Type: Grant
    Filed: April 13, 2011
    Date of Patent: November 4, 2014
    Assignee: National Semiconductor Corporation
    Inventors: Peter J. Hopper, Alexei Sadovnikov, William French, Erika Mazotti, Richard Wendell Foote, Jr., Punit Bhola, Vladislav Vashchenko
  • Publication number: 20120261753
    Abstract: A DMOS transistor with a lower on-state drain-to-source resistance and a higher breakdown voltage utilizes a slanted super junction drift structure that lies along the side wall of an opening with the drain region at the bottom of the opening and the source region near the top of the opening.
    Type: Application
    Filed: April 13, 2011
    Publication date: October 18, 2012
    Inventors: Peter J. Hopper, Alexei Sadovnikov, William French, Erika Mazotti, Richard Wendell Foote, JR., Punit Bhola, Vladislav Vashchenko
  • Patent number: 8207578
    Abstract: A method for forming a doped region of a semiconductor device includes masking a portion of a substrate with a mask. The mask is configured to create a graded doping profile within the doped region. The method also includes performing an implant using the mask to create doped areas and undoped areas in the substrate. The method further includes diffusing the doped areas to create the graded doping profile in the doped region. The mask could include a first region having openings distributed throughout a photo-resist material, where the openings vary in size and spacing. The mask could also include a second region having blocks of photo-resist material distributed throughout an open region, where the photo-resist blocks vary in size and spacing. Diffusing the doped areas could include applying a high temperature anneal to smooth the doped and undoped areas to produce a linearly graded doping profile.
    Type: Grant
    Filed: June 8, 2011
    Date of Patent: June 26, 2012
    Assignee: National Semiconductor Corporation
    Inventors: William French, Erika Mazotti, Yuri Mirgorodski
  • Publication number: 20110233670
    Abstract: A method for forming a doped region of a semiconductor device includes masking a portion of a substrate with a mask. The mask is configured to create a graded doping profile within the doped region. The method also includes performing an implant using the mask to create doped areas and undoped areas in the substrate. The method further includes diffusing the doped areas to create the graded doping profile in the doped region. The mask could include a first region having openings distributed throughout a photo-resist material, where the openings vary in size and spacing. The mask could also include a second region having blocks of photo-resist material distributed throughout an open region, where the photo-resist blocks vary in size and spacing. Diffusing the doped areas could include applying a high temperature anneal to smooth the doped and undoped areas to produce a linearly graded doping profile.
    Type: Application
    Filed: June 8, 2011
    Publication date: September 29, 2011
    Applicant: National Semiconductor Corporation
    Inventors: William French, Erika Mazotti, Yuri Mirgorodski
  • Patent number: 7964485
    Abstract: A method for forming a doped region of a semiconductor device includes masking a portion of a substrate with a mask. The mask is configured to create a graded doping profile within the doped region. The method also includes performing an implant using the mask to create doped areas and undoped areas in the substrate. The method further includes diffusing the doped areas to create the graded doping profile in the doped region. The mask could include a first region having openings distributed throughout a photo-resist material, where the openings vary in size and spacing. The mask could also include a second region having blocks of photo-resist material distributed throughout an open region, where the photo-resist blocks vary in size and spacing. Diffusing the doped areas could include applying a high temperature anneal to smooth the doped and undoped areas to produce a linearly graded doping profile.
    Type: Grant
    Filed: October 23, 2009
    Date of Patent: June 21, 2011
    Assignee: National Semiconductor Corporation
    Inventors: William French, Erika Mazotti, Yuri Mirgorodski