Patents by Inventor Errol Ryan

Errol Ryan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070105247
    Abstract: A structure in a semiconductor device useful in determining an endpoint in a chemical-mechanical polishing process is provided. The structure comprises a dielectric layer, an anti-reflective coating, and a metal layer. The dielectric layer has an opening extending therein. The anti-reflective coating extends over at least a portion of the first dielectric layer. The metal layer extends over at least a portion of the anti-reflective coating and within the opening. Thus, during the CMP process, the metal layer is removed, exposing the anti-reflective coating but leaving the metal layer in the opening to form a metal interconnect.
    Type: Application
    Filed: December 7, 2006
    Publication date: May 10, 2007
    Inventors: Frank Mauersberger, Peter Beckage, Paul Besser, Frederick Hause, Errol Ryan, William Brennan, John Jacoponi
  • Publication number: 20060267087
    Abstract: An integrated circuit is provided. A gate dielectric is formed on a semiconductor substrate, and a gate is formed over the gate dielectric. A sidewall spacer is formed around the gate and a source/drain junction is formed in the semiconductor substrate using the sidewall spacer. A bottom silicide metal is deposited on the source/drain junction and then a top silicide metal is deposited on the bottom silicide metal. The bottom and top silicide metals are formed into their suicides. A dielectric layer is deposited above the semiconductor substrate and a contact is formed in the dielectric layer to the top silicide.
    Type: Application
    Filed: September 15, 2005
    Publication date: November 30, 2006
    Applicant: Advanced Micro Devices, Inc.
    Inventors: Robert Chiu, Paul Besser, Simon Chan, Jeffrey Patton, Austin Frenkel, Thorsten Kammler, Errol Ryan
  • Publication number: 20050153496
    Abstract: A method of forming an integrated circuit with a semiconductor substrate is provided. A gate dielectric is formed on the semiconductor substrate, and a gate is formed on the gate dielectric. Source/drain junctions are formed in the semiconductor substrate. A sidewall spacer is formed around the gate using a low power plasma enhanced chemical vapor deposition process A silicide is formed on the source/drain junctions and on the gate, and an interlayer dielectric is deposited above the semiconductor substrate. Contacts are then formed in the interlayer dielectric to the silicide.
    Type: Application
    Filed: January 12, 2004
    Publication date: July 14, 2005
    Inventors: Minh Ngo, Simon Chan, Paul Besser, Paul King, Errol Ryan, Robert Chiu