Patents by Inventor Ertugrul Baydar

Ertugrul Baydar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7079555
    Abstract: An integrated digital loop carrier (IDLC) system includes digital line feeders and signal processors to interface with the feeders an to ultimately provide data to subscriber instruments. The system can be employed as a central office terminal (COT) or remote digital terminal (RDT) with analog, T1 or SONET feeders and any conventional link medium. Data are put in DS1 format and multiplexed onto token ring optical loops for delivery to banks of channel units wherein the optical signals are translated to electrical signals for delivery to the Cus and subscribers. A method and apparatus is provided for mapping and demapping signals between virtual tributaries (VT) and digital signal formats in the RDT of an integrated digital loop carrier.
    Type: Grant
    Filed: November 5, 2001
    Date of Patent: July 18, 2006
    Assignee: Pulse Communications, Inc.
    Inventors: Ertugrul Baydar, J. Bradley Boudreaux, Nicholas Carter, Chung Chen, Steven Klonsky, Michael Moran, Peter Renucci, Jeffrey Timbs, Thomas Tucker, Waleed Wardak
  • Publication number: 20020097743
    Abstract: An integrated digital loop carrier (IDLC) system includes digital line feeders and signal processors to interface with the feeders an to ultimately provide data to subscriber instruments. The system can be employed as a central office terminal (COT) or remote digital terminal (RDT) with analog, T1 or SONET feeders and any conventional link medium. Data are put in DS1 format and multiplexed onto token ring optical loops for delivery to banks of channel units wherein the optical signals are translated to electrical signals for delivery to the Cus and subscribers. A method and apparatus is provided for mapping and demapping signals between virtual tributaries (VT) and digital signal formats in the RDT of an integrated digital loop carrier.
    Type: Application
    Filed: November 5, 2001
    Publication date: July 25, 2002
    Inventors: Ertugrul Baydar, J. Bradley Boudreaux, Nicholas Carter, Chung Chen, Steven Klonsky, Michael Moran, Peter Renucci, Jeffrey Timbs, Thomas Tucker, Waleed Wardak
  • Patent number: 6333940
    Abstract: An integrated digital loop carrier (IDLC) system includes digital line feeders and signal processors to interface with the feeders and to ultimately provide data to subscriber instruments. The system can be employed as a central office terminal (COT) or remote digital terminal (RDT) with analog, T1 or SONET feeders and any conventional link medium. Data are put in DS1 format and multiplexed onto token ring optical loops for delivery to banks of channel units wherein the optical signals are translated to electrical signals for delivery to the CUs and subscribers. A method and apparatus is provided for mapping and demapping signals between virtual tributaries (VT) and digital signal formats in the RDT of an integrated digital loop carrier.
    Type: Grant
    Filed: December 30, 1999
    Date of Patent: December 25, 2001
    Assignee: Hubbell Incorporated
    Inventors: Ertugrul Baydar, J. Bradley Boudreaux, Nicholas Carter, Chung Chen, Steven Klonsky, Michael Moran, Peter Renucci, Jeffrey Timbs, Thomas Tucker, Waleed Wardak
  • Patent number: 6317439
    Abstract: A SONET interface line unit which includes an interface to a SONET ring, an STM switch fabric, and STM synchronization function within a single module. The line unit includes an optical interface for communicating SONET traffic with a SONET ring, an ATM interface for communicating ATM traffic with an ATM switch fabric unit, and two or more service unit interfaces for communicating with service units having service interfaces to a service side of a network element. The service unit interfaces operate using the STM protocol. The line unit further includes forwarding logic for extracting ATM traffic and STM traffic from the composite traffic received from the SONET ring. The line unit further provides synchronization signals to other units within the network element, derived from a selected timing reference signal. An extended synchronization module is used to interface to a larger number of timing references within the device.
    Type: Grant
    Filed: June 3, 1999
    Date of Patent: November 13, 2001
    Assignee: Fujitsu Network Communications, Inc.
    Inventors: Gabriel E. Cardona, Charles M. Honaker, Jr., Ertugrul Baydar
  • Patent number: 6049550
    Abstract: An integrated digital loop carrier (IDLC) system includes digital line feeders and signal processors to interface with the feeders and to ultimately provide data to subscriber instruments. The system can be employed as a central office terminal (COT) or remote digital terminal (RDT) with analog, T1 or SONET feeders and any conventional link medium. Data are put in DS1 format and multiplexed onto token ring optical loops for delivery to banks of channel units wherein the optical signals are translated to electrical signals for delivery to the CUs and subscribers. A method and apparatus is provided for mapping and demapping signals between virtual tributaries (VT) and digital signal formats in the RDT of an integrated digital loop carrier.
    Type: Grant
    Filed: February 24, 1998
    Date of Patent: April 11, 2000
    Assignee: Hubbell Incorporated
    Inventors: Ertugrul Baydar, J. Bradley Boudreaux, Nicholas Carter, Chung Chen, Steven Klonsky, Michael Moran, Peter Renucci, Jeffrey Timbs, Thomas Tucker, Waleed Wardak
  • Patent number: 5809032
    Abstract: A receive SONET line interface includes an elastic store which receives and stores incoming signals from a pointer tracking circuit and retrieves stored signals for providing to a pointer generating circuit wherein, for both the pointer tracking and pointer generating circuits, separate state memories are provided for keeping track of the state of previous state pointer tracking and generating signals in time slots of repetitive frames of an incoming SONET signal.
    Type: Grant
    Filed: January 15, 1997
    Date of Patent: September 15, 1998
    Assignee: Alcatel Network Systems, Inc.
    Inventors: William B. Weeber, Ertugrul Baydar, Sahabettin C. Demiray
  • Patent number: 5784377
    Abstract: An integrated digital loop carrier (IDLC) system includes digital line feeders and signal processors to interface with the feeders and to ultimately provide data to subscriber instruments. The system can be employed as a central office terminal (COT) or remote digital terminal (RDT) with analog, T1 or SONET feeders and any conventional link medium. Data are put in DS1 format and multiplexed onto optical loops for delivery to banks of channel units wherein the optical signals are translated to electrical signals for delivery to the channel units and subscribers. A method and apparatus is provided for mapping and demapping signals between virtual tributaries (VT) and digital signal formats in the RDT of an integrated digital loop carrier.
    Type: Grant
    Filed: June 6, 1995
    Date of Patent: July 21, 1998
    Assignee: Hubbell Incorporated
    Inventors: Ertugrul Baydar, J. Bradley Boudreaux, Nicholas Carter, Chung Chen, Steven Klonsky, Michael Moran, Peter Renucci, Jeffrey Timbs, Thomas Tucker, Waleed Wardak
  • Patent number: 5717693
    Abstract: A SONET network element receives incoming SONET signals with a receive line interface (2) which stores the incoming data in an elastic store at the recovered line rate while a local interface reads the stored data at the local network element rate, which may vary slightly from the recovered line rate, and which adjusts the received pointers according to the difference between the line and local rates or phase, allowing the payload data to "float" with respect to the boundaries of frames containing both payload data and overhead with pointers; an elastic store monitor performs the comparison between the receive payload rate and the local clock by comparing write addresses at the recovered line rate and read addresses at the local network element rate by a subtraction process which causes pointer adjustments to be made in response to the subtracted difference exceeding selected memory limits. A process for carrying out VT/TU and/or STS/STM pointer interpretation and generation is shown.
    Type: Grant
    Filed: January 3, 1994
    Date of Patent: February 10, 1998
    Assignee: Alcatel Network Systems, Inc.
    Inventors: Ertugrul Baydar, William B. Weeber
  • Patent number: 5706299
    Abstract: Read and write addresses on the local and line sides of a SONET elastic store are compared at least twice in order to determine any ambiguity in the comparison and, if so determined, foregoing any pointer adjustments that would otherwise have been made.
    Type: Grant
    Filed: May 21, 1992
    Date of Patent: January 6, 1998
    Assignee: Alcatel Network Systems, Inc.
    Inventors: Ertugrul Baydar, William B. Weeber
  • Patent number: 5214651
    Abstract: In a SONET-access product, channel-associated signaling is rearranged into SONET-formatted signaling, with the signaling for added channels being multiplexed with the signaling for through channels, in accordance with a control signal received from a channel map RAM, which stores one bit of data for each channel to indicated whether it is a through channel or an add channel. The RAM is provisioned by a network control processor.
    Type: Grant
    Filed: May 11, 1989
    Date of Patent: May 25, 1993
    Assignee: Alcatel Network Systems, Inc.
    Inventors: Ertugrul Baydar, Timothy J. Williams
  • Patent number: 5185736
    Abstract: A synchronous optical transmission system for interfacing SONET formatted channels to lower speed channels in either a SONET format or otherwise. The transmission system incorporates a fiber transmission system, terminal multiplexers and add/drop multiplexers that in turn incorporate a plurality of features, such as parallel scrambling circuitry, frame synchronization circuitry and the like.
    Type: Grant
    Filed: May 12, 1989
    Date of Patent: February 9, 1993
    Assignee: Alcatel NA Network Systems Corp.
    Inventors: Raymond E. Tyrrell, O. Lamar Bishop, William E. Powell, Dale L. Krisher, William H. Stephenson, M. Rodney Briscoe, Hal A. Thorne, Claude M. Hurlocker, V. Paul Runyon, Timothy J. Williams, Joseph E. Sutherland, William B. Weeber, Michael J. Gingell, Kenneth J. Stoia, William J. Fox, Jeffrey P. Jones, Richard M. Czerwiec, Ertugrul Baydar, Heinrich T. Sonnenberg, Richard Peters, Gus C. Sanders, Richard J. Sanders, Jr., Francis G. Noser, Joseph L. Smith, Jak Yaemsiri, Camille A. Abu-Saba, Patrick M. Farrell, Wenkwei Rou, Victor W. Wilkerson, Mohammad S. Arani, Stephen C. Dunning, Keith Bernhardt, Dana Merrill, Michael Sutton
  • Patent number: 5134614
    Abstract: The four signaling bits contained in the eight-bit SONET signaling bytes are read from the SONET signaling row and are converted to four parallel signaling bits for storage in a RAM in quasi-SONET format, with sets of four A, four B, four C and four D bits for four consecutive channels being stored for an even and an odd tributary in one RAM memory row. Storing sets of four of the same bit for four consecutive channels simplifies the RAM write operation. A read-modify-write system is used for updating the RAM storage, wherein a row of RAM is read, modified by eight new signaling bits from two consecutive SONET signaling bytes, and is rewritten into the RAM. New signaling bits are stored to accumulate eight new signaling bits for two tributaries prior to updating the RAM with the new bits for both tributaries. The 32 signaling bits output during a RAM read operation are selectively multiplexed to output only four bits associated with a particular channel.
    Type: Grant
    Filed: May 11, 1989
    Date of Patent: July 28, 1992
    Assignee: Alcatel Network Systems, Inc.
    Inventors: Ertugrul Baydar, Timothy J. Williams
  • Patent number: 5033044
    Abstract: A system for aligning framing bits from independent digital transmission facilities with framing of a higher transmission rate facility includes a RAM memory. Received framing bits from the independent digital transmission facilities are stored at RAM locations in accordance with multiframe addresses of the framing bits relative to the multiframe format of the independent facility. Multiframe indicator bytes indicative of the framing of the higher transmission rate facility are used as addresses to read framing bits from RAM. The multiframe address of the independent digital transmission facilities is established by a counter for each independent facility, said counter being synchronized to the framing of the independent facility and incremented to provide addresses identical to the multiframe indicator bytes of the higher transmission rate facility.
    Type: Grant
    Filed: May 15, 1990
    Date of Patent: July 16, 1991
    Assignee: Alcatel NA Network Systems Corp.
    Inventors: Timothy J. Williams, Ertugrul Baydar
  • Patent number: 5018132
    Abstract: A filtering algorithm for the SONET H4 byte is implemented with circuitry including an internal H4 counter which is incremented each frame and is locked to a received H4 byte once every 24 frames if a proper bit sequence is detected in a designated frame. If the designated bit sequence is not detected, the counter is not reset and continues to be incremented. If parity errors are detected, the counter is not reset and is allowed to free run to simulate the appropriate H4 byte input.
    Type: Grant
    Filed: May 12, 1989
    Date of Patent: May 21, 1991
    Assignee: Alcatel NA Network Systems Corp.
    Inventors: Timothy J. Williams, Ertugrul Baydar
  • Patent number: 5001708
    Abstract: An H4 byte generating algorithm is implemented by circuitry which includes counters for generating the H4 byte. The circuit is provisioned to indicate whether it is operating in a terminal multiplexer mode or an add-drop multiplexer mode. In the terminal multiplexer mode the counters are allowed to free run and continually produce successive H4 byte outputs. In the add-drop multiplexer mode selected counter outputs are compared with the received H4 byte and the number of mismatches is accumulated by a mismatch counter. When the mismatch counter reaches a predetermined number the value of the received H4 byte is loaded into the H4 byte counters and the mismatch counter is reset. Each time a proper match between H4 counter outputs and the received H4 byte is sensed, the mismatch counter is reset to 0. The presence of a red alarm will also result in the resetting of the mismatch counter and free running of the H4 byte counters.
    Type: Grant
    Filed: May 12, 1989
    Date of Patent: March 19, 1991
    Assignee: Alcatel NA
    Inventors: Timothy J. Williams, Ertugrul Baydar