Patents by Inventor Eshwar Gollapudi

Eshwar Gollapudi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7139957
    Abstract: A multi-bit test value is loaded into a built-in latch of the IC component, and a pad of the component is selected for testing. A number of different sequences of test values are automatically generated, based on the stored test value, without scanning-in additional multi-bit values into the latch. A signal that is based on the different sequences of test values is driven into the selected pad and looped back. A difference between the test values and the looped back version of the test values is determined, while automatically adjusting driver and/or receiver characteristics to determine a margin of operation of on-chip I/O buffering for the selected pad.
    Type: Grant
    Filed: June 30, 2003
    Date of Patent: November 21, 2006
    Assignee: Intel Corporation
    Inventors: Bruce Querbach, David G. Ellis, Amjad Khan, Michael J. Tripp, Eric S. Gayles, Eshwar Gollapudi
  • Publication number: 20040267479
    Abstract: A multi-bit test value is loaded into a built-in latch of the IC component, and a pad of the component is selected for testing. A number of different sequences of test values are automatically generated, based on the stored test value, without scanning-in additional multi-bit values into the latch. A signal that is based on the different sequences of test values is driven into the selected pad and looped back. A difference between the test values and the looped back version of the test values is determined, while automatically adjusting driver and/or receiver characteristics to determine a margin of operation of on-chip I/O buffering for the selected pad.
    Type: Application
    Filed: June 30, 2003
    Publication date: December 30, 2004
    Inventors: Bruce Querbach, David G. Ellis, Amjad Khan, Michael J. Tripp, Eric S. Gayles, Eshwar Gollapudi
  • Patent number: 6826100
    Abstract: A built-in self test (BIST) unit, of a primary integrated circuit (IC) component of a computer system, is programmed or hardwired with a test pattern. The test pattern is launched in multiple test cycles, to test an interconnect bus of the computer system or perform a device validation test of the component. A pin assignment of the pattern is automatically changed after each test cycle, without requiring re-programming of the BIST unit to do so.
    Type: Grant
    Filed: March 31, 2003
    Date of Patent: November 30, 2004
    Assignee: Intel Corporation
    Inventors: David G. Ellis, Bruce Querbach, Jay J. Nejedlo, Amjad Khan, Sean R. Babcock, Eric S. Gayles, Eshwar Gollapudi
  • Publication number: 20040117707
    Abstract: A built-in self test (BIST) unit, of a primary integrated circuit (IC) component of a computer system, is programmed or hardwired with a test pattern. The test pattern is launched in multiple test cycles, to test an interconnect bus of the computer system or perform a device validation test of the component. A pin assignment of the pattern is automatically changed after each test cycle, without requiring re-programming of the BIST unit to do so.
    Type: Application
    Filed: March 31, 2003
    Publication date: June 17, 2004
    Inventors: David G. Ellis, Bruce Querbach, Jay J. Nejedlo, Amjad Khan, Sean R. Babcock, Eric S. Gayles, Eshwar Gollapudi
  • Publication number: 20040117708
    Abstract: An integrated circuit (IC) component of a computer system, intended for use as part of a production version of the system, is provided with a built-in test unit and core function circuitry that are coupled to transfer information over the same I/O buffer circuitry of the component. The test unit is to transfer test information during a test session and to recognize announcement of the test session via an assertion and a deassertion, for predetermined time intervals, of an inter-component signal.
    Type: Application
    Filed: March 31, 2003
    Publication date: June 17, 2004
    Inventors: David G. Ellis, Bruce Querbach, Jay J. Nejedlo, Amjad Khan, Sean R. Babcock, Eric S. Gayles, Eshwar Gollapudi