Patents by Inventor Eunjoo Hwang

Eunjoo Hwang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200341537
    Abstract: In certain aspects, a system comprises a power collapsible logic block, a plurality of retention flip-flops coupled to the power collapsible logic blocks, wherein the plurality of retention flip-flops includes a group of master-slave flip-flops and a group of balloon flip-flops, and a power controller configured to retain states of the group of balloon flip-flops and states of the group of master-slave flip-flops in a first sleep state and to retain the states of the group of balloon flip-flops but not states of the group of master-slave flip-flops in a deep sleep state.
    Type: Application
    Filed: April 26, 2019
    Publication date: October 29, 2020
    Inventors: Giby SAMSON, Ramaprasath VILANGUDIPITCHAI, Seung Hyuk KANG, Eunjoo HWANG, Hai ZHU, Divjyot BHAN
  • Patent number: 10146296
    Abstract: An integrated circuit is provided with an independent power framework for a first subsystem and another independent power framework for a processor subsystem that receives messages from the first subsystem.
    Type: Grant
    Filed: November 6, 2014
    Date of Patent: December 4, 2018
    Assignee: QUALCOMM Incorporated
    Inventors: Kenneth Gainey, Eunjoo Hwang, Karthik Reddy Neravetla, Jen-Jung Hsu
  • Publication number: 20160132097
    Abstract: An integrated circuit is provided with an independent power framework for a first subsystem and another independent power framework for a processor subsystem that receives messages from the first subsystem.
    Type: Application
    Filed: November 6, 2014
    Publication date: May 12, 2016
    Inventors: Kenneth Gainey, Eunjoo Hwang, Karthik Reddy Neravetla, Jen-Jung Hsu
  • Patent number: 7979589
    Abstract: A method, apparatus and system are provided for enhancing port multipliers. In one embodiment, a port multiplier is configured to couple a network host with port multipliers. The port multiplier includes a top port multiplier to establish and maintain communication with each of the port multipliers to communicate with the network host, and the port multipliers having intermediate port multipliers and/or bottom port multipliers. Further, network devices are in communication with the port multipliers, the port multiplier, and the network host.
    Type: Grant
    Filed: March 14, 2008
    Date of Patent: July 12, 2011
    Assignee: Silicon Image, Inc.
    Inventors: Kyutaeg Oh, Eunjoo Hwang, Richard J. Wilcox, Conrad Maxwell
  • Publication number: 20090234994
    Abstract: A method, apparatus and system are provided for enhancing port multipliers. In one embodiment, a port multiplier is configured to couple a network host with port multipliers. The port multiplier includes a top port multiplier to establish and maintain communication with each of the port multipliers to communicate with the network host, and the port multipliers having intermediate port multipliers and/or bottom port multipliers. Further, network devices are in communication with the port multipliers, the port multiplier, and the network host.
    Type: Application
    Filed: March 14, 2008
    Publication date: September 17, 2009
    Inventors: Kyutaeg Oh, Eunjoo Hwang, Richad J. Wilcox, Conrad Maxwell
  • Patent number: 6891910
    Abstract: A system and a method for simple and robust baud-rate timing recovery suitable for jointly operating with a decision-feedback equalizer are disclosed. Timing functions for timing recovery are extracted only from filter coefficients of feed-forward and feedback filters. The relation between the coefficients of feed-forward filter and the impulse response is derived under a zero-forcing condition while the relation between the coefficients of the feedback filter and the impulse response is known. Based on the relations, several timing functions with varied degrees of computation are derived, which can drive the sampling instances approximately at the peak point of the channel impulse response. Since the derived timing functions use equalizer coefficients, they work jointly with equalization even without using a training sequence. Simulation results over 5-m and 100-m UTP Category-5 cables at 125M Baud show fast and robust timing recovery operation in a phase-locked loop.
    Type: Grant
    Filed: January 12, 2001
    Date of Patent: May 10, 2005
    Assignee: Silicon Image, Inc.
    Inventors: Eunjoo Hwang, JongSang Choi, Deog-Kyoon Jeong
  • Publication number: 20010031020
    Abstract: A system and a method for simple and robust baud-rate timing recovery suitable for jointly operating with a decision-feedback equalizer are disclosed. Timing functions for timing recovery are extracted only from filter coefficients of feed-forward and feedback filters. The relation between the coefficients of feed-forward filter and the impulse response is derived under a zero-forcing condition while the relation between the coefficients of the feedback filter and the impulse response is known. Based on the relations, several timing functions with varied degrees of computation are derived, which can drive the sampling instances approximately at the peak point of the channel impulse response. Since the derived timing functions use equalizer coefficients, they work jointly with equalization even without using a training sequence. Simulation results over 5-m and 100-m UTP Category-5 cables at 125M Baud show fast and robust timing recovery operation in a phase-locked loop.
    Type: Application
    Filed: January 12, 2001
    Publication date: October 18, 2001
    Inventors: Eunjoo Hwang, JongSang Choi, Deog-Kyoon Jeong