Patents by Inventor Eung-Kyu Lee
Eung-Kyu Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11456327Abstract: An image sensor includes a semiconductor substrate including a plurality of pixel regions, a first surface, and a second surface opposing the first surface, a plurality of transistors adjacent to the first surface of the semiconductor substrate in each of the plurality of pixel regions, a microlens on the second surface of the semiconductor substrate, and a plurality of conductive patterns in contact with the semiconductor substrate and closer to the second surface of the semiconductor substrate than to the first surface of the semiconductor substrate in each of the plurality of pixel regions.Type: GrantFiled: July 29, 2019Date of Patent: September 27, 2022Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Young Gu Jin, Young Chan Kim, Yong Hun Kwon, Eung Kyu Lee, Chang Keun Lee, Moo Sup Lim, Tae Sub Jung
-
Publication number: 20200286942Abstract: An image sensor includes a semiconductor substrate including a plurality of pixel regions, a first surface, and a second surface opposing the first surface, a plurality of transistors adjacent to the first surface of the semiconductor substrate in each of the plurality of pixel regions, a microlens on the second surface of the semiconductor substrate, and a plurality of conductive patterns in contact with the semiconductor substrate and closer to the second surface of the semiconductor substrate than to the first surface of the semiconductor substrate in each of the plurality of pixel regions.Type: ApplicationFiled: July 29, 2019Publication date: September 10, 2020Applicant: Samsung Electronics Co., Ltd.Inventors: Young Gu JIN, Young Chan Kim, Yong Hun Kwon, Eung Kyu Lee, Chang Keun Lee, Moo Sup Lim, Tae Sub Jung
-
Patent number: 10658413Abstract: A semiconductor device includes a lower insulating layer on a lower substrate, a lower pad structure inside the lower insulating layer, an upper insulating layer on the lower insulating layer, an upper pad structure inside the upper insulating layer, and an upper substrate on the upper insulating layer. A via plug passes through at least a portion of each of the upper substrate, the upper insulating layer, and the lower insulating layer, and in contact with the upper pad structure and the lower pad structure. The upper pad structure includes upper pad conductive layers and an upper connection layer between the upper pad conductive layers. The upper connection layer includes a conductive pattern having a shape different from a shape of at least one of the upper pad conductive layers. The via plug is in direct contact with the upper pad conductive layers and the upper connection layer.Type: GrantFiled: July 6, 2018Date of Patent: May 19, 2020Assignee: Samsung Electronics Co., Ltd.Inventors: Sun Woo Park, Sun Hyun Kim, Ho Woo Park, Eung Kyu Lee, Chang Keun Lee, Hisanori Ihara
-
Publication number: 20190198552Abstract: A semiconductor device includes a lower insulating layer on a lower substrate, a lower pad structure inside the lower insulating layer, an upper insulating layer on the lower insulating layer, an upper pad structure inside the upper insulating layer, and an upper substrate on the upper insulating layer. A via plug passes through at least a portion of each of the upper substrate, the upper insulating layer, and the lower insulating layer, and in contact with the upper pad structure and the lower pad structure. The upper pad structure includes upper pad conductive layers and an upper connection layer between the upper pad conductive layers. The upper connection layer includes a conductive pattern having a shape different from a shape of at least one of the upper pad conductive layers. The via plug is in direct contact with the upper pad conductive layers and the upper connection layer.Type: ApplicationFiled: July 6, 2018Publication date: June 27, 2019Inventors: Sun Woo PARK, Sun Hyun KIM, Ho Woo PARK, Eung Kyu LEE, Chang Keun LEE, Hisanori IHARA
-
Patent number: 9318566Abstract: In a method of fabricating a semiconductor device, a channel layer is formed on a substrate, and trench patterns are formed in the channel layer. Impurity bodies are formed in the channel layer between the trench patterns, and grooves are formed between the trench patterns in the impurity bodies formed in the channel layer. Source isolation regions are formed in the impurity bodies at bottom portions of the grooves, and source regions are formed in the impurity bodies at sidewall portions of the grooves.Type: GrantFiled: January 21, 2014Date of Patent: April 19, 2016Assignee: SAMSUNG ELECTRONICS CO., Ltd.Inventors: Suk-Kyun Lee, Eung-Kyu Lee
-
Patent number: 8975693Abstract: A semiconductor device includes a semiconductor substrate of a first conductivity type, a buried layer a second conductivity type different from the first conductivity type on the substrate and an epitaxial layer of the second conductivity type on the buried layer. The device further includes a pocket well of the first conductivity type in the epitaxial layer, a first drift region in the epitaxial layer at least partially overlapping the pocket well, a second drift region in the epitaxial layer and spaced apart from the first drift region, and a body region of the first conductivity type in the pocket well. A gate electrode is disposed on the body region, the pocket well and the first drift region and has an edge overlying the epitaxial region between the first and second drift regions.Type: GrantFiled: November 21, 2012Date of Patent: March 10, 2015Assignee: Samsung Electronics Co., Ltd.Inventors: Eung-Kyu Lee, Jae-June Jang, Hoon Chang, Min-Hwan Kim, Sung-Ryoul Bae, Dong-Eun Jang
-
Publication number: 20140295632Abstract: In a method of fabricating a semiconductor device, a channel layer is formed on a substrate, and trench patterns are formed in the channel layer. Impurity bodies are formed in the channel layer between the trench patterns, and grooves are formed between the trench patterns in the impurity bodies formed in the channel layer. Source isolation regions are formed in the impurity bodies at bottom portions of the grooves, and source regions are formed in the impurity bodies at sidewall portions of the grooves.Type: ApplicationFiled: January 21, 2014Publication date: October 2, 2014Applicant: Samsung Electronics Co., Ltd.Inventors: Suk-Kyun Lee, Eung-Kyu Lee
-
Publication number: 20130256794Abstract: A semiconductor device includes a semiconductor substrate of a first conductivity type, a buried layer a second conductivity type different from the first conductivity type on the substrate and an epitaxial layer of the second conductivity type on the buried layer. The device further includes a pocket well of the first conductivity type in the epitaxial layer, a first drift region in the epitaxial layer at least partially overlapping the pocket well, a second drift region in the epitaxial layer and spaced apart from the first drift region, and a body region of the first conductivity type in the pocket well. A gate electrode is disposed on the body region, the pocket well and the first drift region and has an edge overlying the epitaxial region between the first and second drift regions.Type: ApplicationFiled: November 21, 2012Publication date: October 3, 2013Applicant: Samsung Electronics Co., Ltd.Inventors: Eung-Kyu Lee, Jae-June Jang, Hoon Chang, Min-Hwan Kim, Sung-Ryoul Bae, Dong-Eun Jang
-
Patent number: 8445357Abstract: Provided are a method of fabricating a semiconductor integrated circuit device and a semiconductor integrated circuit device fabricated using the method. The method includes: forming a mask film, which exposes a portion of a substrate, on the substrate; forming a first buried impurity layer, which contains impurities of a first conductivity type and of a first concentration, in a surface of the exposed portion of the substrate by using the mask film; removing the mask film; forming a second buried impurity layer, which contains impurities of a second conductivity type and of a second concentration, using blank implantation; and forming an epitaxial layer on the substrate having the first and second buried impurity layers, wherein the first concentration is higher than the second concentration.Type: GrantFiled: March 30, 2010Date of Patent: May 21, 2013Assignee: Samsung Electronics Co., Ltd.Inventors: Yong-Don Kim, Eung-Kyu Lee, Sung-Ryoul Bae, Soo-Bang Kim, Dong-Eun Jang
-
Publication number: 20110241171Abstract: Provided are a method of fabricating a semiconductor integrated circuit device and a semiconductor integrated circuit device fabricated using the method. The method includes: forming a mask film, which exposes a portion of a substrate, on the substrate; forming a first buried impurity layer, which contains impurities of a first conductivity type and of a first concentration, in a surface of the exposed portion of the substrate by using the mask film; removing the mask film; forming a second buried impurity layer, which contains impurities of a second conductivity type and of a second concentration, using blank implantation; and forming an epitaxial layer on the substrate having the first and second buried impurity layers, wherein the first concentration is higher than the second concentration.Type: ApplicationFiled: March 30, 2010Publication date: October 6, 2011Applicant: Samsung Electronics Co., Ltd.Inventors: Yong-Don Kim, Eung-Kyu Lee, Sung-Ryoul Bae, Soo-Bang Kim, Dong-Eun Jang
-
Patent number: 7960785Abstract: A semiconductor integrated circuit device may include: a substrate that includes a high-voltage device region and a low-voltage device region defined on the substrate; a first buried impurity layer formed in at least a portion of the high-voltage device region and coupled to a first voltage; a second buried impurity layer formed in at least a portion of the low-voltage device region and coupled to a second voltage less than the first voltage; and a well formed on the second buried impurity layer in the low-voltage device region and coupled to a third voltage less than the second voltage.Type: GrantFiled: March 19, 2009Date of Patent: June 14, 2011Assignee: Samsung Electronics Co., Ltd.Inventors: Yong-Don Kim, Yong-Chan Kim, Joung-Ho Kim, Mueng-Ryul Lee, Eung-Kyu Lee, Jong-Wook Lim
-
Publication number: 20090267148Abstract: A semiconductor integrated circuit device may include: a substrate that includes a high-voltage device region and a low-voltage device region defined on the substrate; a first buried impurity layer formed in at least a portion of the high-voltage device region and coupled to a first voltage; a second buried impurity layer formed in at least a portion of the low-voltage device region and coupled to a second voltage less than the first voltage; and a well formed on the second buried impurity layer in the low-voltage device region and coupled to a third voltage less than the second voltage.Type: ApplicationFiled: March 19, 2009Publication date: October 29, 2009Inventors: Yong-Don Kim, Yong-Chan Kim, Joung-Ho Kim, Mueng-Ryul Lee, Eung-Kyu Lee, Jong-Wook Lim