Patents by Inventor Fabio Versolatto

Fabio Versolatto has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11909405
    Abstract: A digital phase-locked loop (DPLL) circuit includes: a first time-to-digital converter (TDC) and a first digital loop filter (DLF) that are configured to be coupled between a reference clock source and a digitally controlled oscillator (DCO), where the first TDC is configured to, during an acquisition mode, generate a phase error by: receiving a reference clock signal from the reference clock source; receiving a clock signal that is based on an output of the DCO divided by a dividing factor, computing a phase error using the reference clock signal and the clock signal; detecting cycle slipping in the computed phase error; and in response to detecting the cycle slipping, modifying the computed phase error to reduce the impact of cycle slipping on the DPLL circuit; and a first frequency divider circuit configured to generate the clock signal by dividing the output of the DCO by the dividing factor.
    Type: Grant
    Filed: January 9, 2023
    Date of Patent: February 20, 2024
    Assignee: INFINEON TECHNOLOGIES AG
    Inventors: Luigi Grimaldi, Thomas Bauernfeind, Dmytro Cherniak, Fabio Versolatto, Andrew Wightwick, Fabio Padovan, Giovanni Boi