Patents by Inventor Fabrizio TORRICELLI

Fabrizio TORRICELLI has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230036979
    Abstract: A system for biological assay includes a first plate having a plurality of protrusions, a second plate configured for mating with said first plate, the second plate including a plurality of receptacles, each receptacle being configured to receive at least a portion of a corresponding one of said protrusions upon mating of the first plate with the second plate, wherein each protrusion includes a gate electrode configured for facing the respective receptacle upon mating of the first plate with the second plate, and wherein each receptacle further includes at least one source-drain channel operatively associated to a gate electrode carried by a respective protrusion upon mating of the first plate with the second plate.
    Type: Application
    Filed: December 24, 2019
    Publication date: February 2, 2023
    Inventors: Fabrizio TORRICELLI, Luisa TORSI, Gaetano SCAMARCIO, Zsolt Miklós KOVÁCS-VAJNA
  • Patent number: 10468425
    Abstract: A non-volatile memory includes cells arranged in rows and columns. Each memory cell includes an access portion and a control portion. The access and control portions share an electrically floating layer of conductive material defining a first capacitive coupling with the access portion and a second capacitive coupling with the control portion. The first capacitive coupling defines a first capacity lower than a second capacity defined by the second capacitive coupling. The control portion is configured so that an electric current extracts charge carriers from the electrically floating layer through Fowler-Nordheim tunneling to store a first logic value in the memory cell. The access portion is configured so that an electric current injects charge carriers in the electrically floating layer by injection of band-to-band tunneling-induced hot electrons to store a second logic value, respectively, in the memory cell.
    Type: Grant
    Filed: January 26, 2015
    Date of Patent: November 5, 2019
    Assignee: STMICROELECTRONICS S.R.L.
    Inventors: Luca Milani, Fabrizio Torricelli, Anna Richelli, Luigi Colalongo, Zsolt Miklos Kovàcs-Vajna
  • Patent number: 9368209
    Abstract: A non-volatile memory includes memory cells arranged in rows and columns. Each memory cell includes a program/read portion and an erase portion that share an electrically floating layer of conductive material defining a first capacitive coupling with the program/read portion and a second capacitive coupling with the erase portion. The first capacitive coupling defines a first capacitance greater than a second capacitance defined by the second capacitive coupling. The erase portion is configured so that an electric current extracts charge carriers from the electrically floating layer to store a first logic value in the memory cell. The program/read portion is further configured so that an electric current injects charge carriers in the electrically floating layer to store a second logic value in the memory cell.
    Type: Grant
    Filed: January 26, 2015
    Date of Patent: June 14, 2016
    Assignee: STMICROELECTRONICS S.R.L.
    Inventors: Luca Milani, Fabrizio Torricelli, Anna Richelli, Luigi Colalongo, Zsolt Miklos Kovàcs-Vajna
  • Patent number: 9361982
    Abstract: A non-volatile memory includes a plurality of memory cells arranged in a plurality of rows and columns. Each memory cell includes a read portion and a control portion. The read portion and the control portion share an electrically floating layer of conductive material defining a first capacitive coupling with the read portion and a second capacitive coupling with the control portion. The first capacitive coupling defines a first capacity greater than a second capacity defined by the second capacitive coupling. The control portion is configured so that an electric current injects or extracts charge carriers into or from the electrically floating layer to store of a first logic value or a second logic value, respectively, in the memory cell.
    Type: Grant
    Filed: January 26, 2015
    Date of Patent: June 7, 2016
    Assignee: STMICROELECTRONICS S.R.L.
    Inventors: Luca Milani, Fabrizio Torricelli, Anna Richelli, Luigi Colalongo, Zsolt Miklos Kovàcs-Vajna
  • Publication number: 20150221371
    Abstract: A non-volatile memory includes memory cells arranged in rows and columns. Each memory cell includes a program/read portion and an erase portion that share an electrically floating layer of conductive material defining a first capacitive coupling with the program/read portion and a second capacitive coupling with the erase portion. The first capacitive coupling defines a first capacitance greater than a second capacitance defined by the second capacitive coupling. The erase portion is configured so that an electric current extracts charge carriers from the electrically floating layer to store a first logic value in the memory cell. The program/read portion is further configured so that an electric current injects charge carriers in the electrically floating layer to store a second logic value in the memory cell.
    Type: Application
    Filed: January 26, 2015
    Publication date: August 6, 2015
    Inventors: Luca Milani, Fabrizio Torricelli, Anna Richelli, Luigi Colalongo, Zsolt Miklos Kovàcs-Vajna
  • Publication number: 20150221372
    Abstract: A non-volatile memory includes a plurality of memory cells arranged in a plurality of rows and columns. Each memory cell includes a read portion and a control portion. The read portion and the control portion share an electrically floating layer of conductive material defining a first capacitive coupling with the read portion and a second capacitive coupling with the control portion. The first capacitive coupling defines a first capacity greater than a second capacity defined by the second capacitive coupling. The control portion is configured so that an electric current injects or extracts charge carriers into or from the electrically floating layer to store of a first logic value or a second logic value, respectively, in the memory cell.
    Type: Application
    Filed: January 26, 2015
    Publication date: August 6, 2015
    Inventors: Luca MILANI, Fabrizio TORRICELLI, Anna Richelli, Luigi Colalongo, Zsolt Miklos Kovàcs-Vajna
  • Publication number: 20150221661
    Abstract: A non-volatile memory includes cells arranged in rows and columns. Each memory cell includes an access portion and a control portion. The access and control portions share an electrically floating layer of conductive material defining a first capacitive coupling with the access portion and a second capacitive coupling with the control portion. The first capacitive coupling defines a first capacity lower than a second capacity defined by the second capacitive coupling. The control portion is configured so that an electric current extracts charge carriers from the electrically floating layer through Fowler-Nordheim tunneling to store a first logic value in the memory cell. The access portion is configured so that an electric current injects charge carriers in the electrically floating layer by injection of band-to-band tunneling-induced hot electrons to store a second logic value, respectively, in the memory cell.
    Type: Application
    Filed: January 26, 2015
    Publication date: August 6, 2015
    Inventors: Luca MILANI, Fabrizio TORRICELLI, Anna Richelli, Luigi Colalongo, Zsolt Miklos Kovàcs-Vajna
  • Patent number: 8873291
    Abstract: An embodiment of a nonvolatile-memory device includes: a body accommodating at least a first semiconductor well and a second semiconductor well; an insulating structure; and at least one nonvolatile memory cell. The cell includes: at least one first control region in the first well; conduction regions in the second well; and a floating gate region, which extends over portions of the first well and of the second well, is capacitively coupled to the first control region and forms a floating-gate memory transistor with the conduction regions. The insulating structure includes: first insulating regions, which separate the floating gate region from the first control region and from the second well outside the conduction regions and have a first thickness; and second insulating regions, which separate the floating gate region from the first well outside the first control region and have a second thickness greater than the first thickness.
    Type: Grant
    Filed: June 25, 2013
    Date of Patent: October 28, 2014
    Assignee: STMicroelectronics S.r.l.
    Inventors: Fabrizio Torricelli, Luigi Colalongo, Anna Richelli, Zsolt Kovàcs-Vajna
  • Publication number: 20130343128
    Abstract: An embodiment of a nonvolatile-memory device includes: a body accommodating at least a first semiconductor well and a second semiconductor well; an insulating structure; and at least one nonvolatile memory cell. The cell includes: at least one first control region in the first well; conduction regions in the second well; and a floating gate region, which extends over portions of the first well and of the second well, is capacitively coupled to the first control region and forms a floating-gate memory transistor with the conduction regions. The insulating structure includes: first insulating regions, which separate the floating gate region from the first control region and from the second well outside the conduction regions and have a first thickness; and second insulating regions, which separate the floating gate region from the first well outside the first control region and have a second thickness greater than the first thickness.
    Type: Application
    Filed: June 25, 2013
    Publication date: December 26, 2013
    Inventors: Fabrizio TORRICELLI, Luigi COLALONGO, Anna RICHELLI, Zsolt KOVÀCS-VAJNA
  • Patent number: 8493787
    Abstract: An embodiment of non-volatile memory device integrated in a chip of semiconductor material is proposed. The memory includes at least one sector of a plurality of memory cells; each sector includes a storage region of a first type of conductivity and a further storage region of a second type of conductivity. Each memory cell includes a first region and a second region of the second type of conductivity, which are formed in the storage region for defining a storage transistor of floating gate MOS type of the first type of conductivity; the memory cell likewise includes a further first region and a further second region of the first type of conductivity, which are formed in the further storage region for defining a further storage transistor of floating gate MOS type of the second type of conductivity. The memory cell also includes a common floating gate of the storage transistor and the further storage transistor.
    Type: Grant
    Filed: December 21, 2010
    Date of Patent: July 23, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventors: Marco Pasotti, Davide Lena, Giancarlo Pisoni, Fabrizio Torricelli, Zsolt M. Kovacs-Vajna
  • Publication number: 20110157972
    Abstract: An embodiment of non-volatile memory device integrated in a chip of semiconductor material is proposed. The memory includes at least one sector of a plurality of memory cells; each sector includes a storage region of a first type of conductivity and a further storage region of a second type of conductivity. Each memory cell includes a first region and a second region of the second type of conductivity, which are formed in the storage region for defining a storage transistor of floating gate MOS type of the first type of conductivity; the memory cell likewise includes a further first region and a further second region of the first type of conductivity, which are formed in the further storage region for defining a further storage transistor of floating gate MOS type of the second type of conductivity. The memory cell also includes a common floating gate of the storage transistor and the further storage transistor.
    Type: Application
    Filed: December 21, 2010
    Publication date: June 30, 2011
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: Marco PASOTTI, Davide LENA, Giancarlo PISONI, Fabrizio TORRICELLI, Zsolt M. KOVACS-VAJNA