Patents by Inventor Faisal Siddiqui

Faisal Siddiqui has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10488483
    Abstract: A system for parameterized FPGA (Field Programable Gate Array) implementation of real-time SENSE (SENSitivity Encoding) reconstruction including: a sensitivity maps memory configured to store sensitivity map data; an aliased image memory configured to store aliased image data acquired from a scanner; a reconstructed image memory configured to store reconstructed image data; a parameterized complex matrix multiplier; a pseudo-inverse calculator; a magnitude image block; and a controller; wherein sensitivity map data from the sensitivity maps memory is transferred to the pseudo-inverse calculator; wherein data from the pseudo-inverse calculator and the aliased image data from the aliased image memory is transferred to the complex matrix multiplier; wherein data from the complex matrix multiplier is transferred to the magnitude image block; wherein the controller is configured to generate an address of the sensitivity map memory and an address of the aliased image memory to access the encoding matrix and corresp
    Type: Grant
    Filed: June 19, 2017
    Date of Patent: November 26, 2019
    Assignee: COMSATS Institute of Information Technology
    Inventors: Muhammad Faisal Siddiqui, Hammad Omer
  • Patent number: 9975405
    Abstract: A modular air grill is taught having a removable return register and a removable supply register. The supply register may be replaced with a blank when adequate cooling or rapid cooling has occurred and the cooling through the ducts is desired rather than immediately adjacent to an air conditioning unit.
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: May 22, 2018
    Assignee: Dometic Corporation
    Inventors: Faisal Siddiqui, Bryan Bergin
  • Publication number: 20170371018
    Abstract: A system for parameterized FPGA (Field Programable Gate Array) implementation of real-time SENSE (SENSitivity Encoding) reconstruction including: a sensitivity maps memory configured to store sensitivity map data; an aliased image memory configured to store aliased image data acquired from a scanner; a reconstructed image memory configured to store reconstructed image data; a parameterized complex matrix multiplier; a pseudo-inverse calculator; a magnitude image block; and a controller; wherein sensitivity map data from the sensitivity maps memory is transferred to the pseudo-inverse calculator; wherein data from the pseudo-inverse calculator and the aliased image data from the aliased image memory is transferred to the complex matrix multiplier; wherein data from the complex matrix multiplier is transferred to the magnitude image block; wherein the controller is configured to generate an address of the sensitivity map memory and an address of the aliased image memory to access the encoding matrix and corresp
    Type: Application
    Filed: June 19, 2017
    Publication date: December 28, 2017
    Inventors: Muhammad Faisal SIDDIQUI, Hammad Omer
  • Patent number: 7720666
    Abstract: A method for determining throughput of a data passing between end points of a data communication system as a function of bit error rate, comprising: generating a mathematical model of the functional relationship between the throughput of data passing from a transmitting one of a pair of end points of a data communication system and a receiving one of the pair of end points and a bit error rate of data received at the receiving one of the pair of end points.
    Type: Grant
    Filed: December 19, 2006
    Date of Patent: May 18, 2010
    Assignee: EMC Corporation
    Inventors: Brett D. Niver, Qin Wang, Mohammad Faisal Siddiqui