Patents by Inventor Faizal Warsalee

Faizal Warsalee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240056087
    Abstract: A method includes: observing that a digitally controlled oscillator (DCO) frequency is at a boundary of a DCO frequency overlap region; and bypassing at least a portion of the DCO frequency overlap region.
    Type: Application
    Filed: August 11, 2023
    Publication date: February 15, 2024
    Inventors: Youcef Fouzar, Waleed El-halwagy, William Roberts, Kristopher Kshonze, Faizal Warsalee
  • Publication number: 20240007111
    Abstract: One or more examples relate to a method. The method may include: comparing a first value and a second value, the first value representing a duty cycle of a reference clock and the second value representing a duty cycle of an output clock generated by a clock tracking circuit to track the reference clock; setting a duty cycle of a changed clock to reduce duty cycle mismatch between the reference clock and the output clock indicated by the comparing; and providing the changed clock having set duty cycle in lieu of the one of the reference clock or the output clock.
    Type: Application
    Filed: February 10, 2023
    Publication date: January 4, 2024
    Inventors: Waleed El-halwagy, Youcef Fouzar, Kristopher Kshonze, William Roberts, Faizal Warsalee
  • Publication number: 20240007093
    Abstract: One or more examples relate to a method. The method includes: receiving up/down error signals indicative of duty cycle mismatch between a reference clock signal and a changed feedback clock signal that represents an output clock signal generated by a clock tracking circuit to track the reference clock signal; setting a duty cycle of a changed feedback clock signal to reduce duty cycle mismatch indicated by the up/down error signals; and providing the changed feedback clock having set duty cycle.
    Type: Application
    Filed: February 10, 2023
    Publication date: January 4, 2024
    Inventors: Waleed El-halwagy, Youcef Fouzar, Kristopher Kshonze, William Roberts, Faizal Warsalee
  • Publication number: 20240004420
    Abstract: One or more examples relate to triggering a single error detector on rising and falling edges of clock signals, and generating an error signal therefrom. A method may include receiving a first clock signal and a second clock signal. The method may include generating, via a single error detector being triggered at least partially responsive to like respective edges of the first clock signal and the second clock signal, an error signal that represents a phase difference between the first clock signal and the second clock signal.
    Type: Application
    Filed: June 13, 2023
    Publication date: January 4, 2024
    Inventors: Youcef Fouzar, Waleed El-halwagy, William Roberts, Kristopher Kshonze, Faizal Warsalee