Patents by Inventor Fang Hong Gn

Fang Hong Gn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150006138
    Abstract: Approaches for simulating a photolithographic process are provided. Specifically, provided is an optical proximity correction (OPC) model that includes kernel parameters corresponding to inter-layer activity and an etch process for a connecting via of an integrated circuit (IC). A resultant intensity is determined for a corresponding plurality of process variations corresponding to the interlayer activity and the etch process. As such, the OPC model considers both interlay activity and etch process.
    Type: Application
    Filed: July 1, 2013
    Publication date: January 1, 2015
    Inventors: Guo Xiang Ning, Fang Hong Gn, Paul Ackmann, Chin Teong Lim
  • Publication number: 20130252350
    Abstract: A method of generating care areas is disclosed. An artwork file of a layout of a product is provided and a cell tree of the layout is formed. The cell tree includes a plurality of cells of the layout arranged in a hierarchical order. The method also includes defining care areas in the artwork file of the layout.
    Type: Application
    Filed: March 26, 2012
    Publication date: September 26, 2013
    Applicant: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventors: Hun Chow LEE, Shyue Fong QUEK, Seng-Keong Victor LIM, Fang Hong GN
  • Patent number: 8339449
    Abstract: A method of forming a device is presented. The method includes providing a substrate containing at least a partially formed device thereon. The device comprises at least one defect site. A pixilated image of the defect site is acquired, and each pixel comprises a grey level value (GLV). Surrounding noises of the defect site is eliminated. A point of the image is identified as the center of the defect. A plurality of iterations to exclude outer edge pixels surrounding the center of the defect image is performed. The defect is categorized as a killer or non-killer defect.
    Type: Grant
    Filed: August 7, 2009
    Date of Patent: December 25, 2012
    Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Barbara Fong Chin Lim, Keng Heng Lai, Tanya Yang, Victor Seng Keong Lim, Fang Hong Gn, Liang Choo Hsia
  • Patent number: 8289508
    Abstract: A method of forming a device is disclosed. The method includes providing a substrate and processing a layer of the device on the substrate. The layer is inspected with an inspection tool for defects. The inspection tool is programmed with an inspection recipe determined from studying defects programmed into the layer at known locations.
    Type: Grant
    Filed: November 19, 2009
    Date of Patent: October 16, 2012
    Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Victor Seng Keong Lim, Rachel Yie Fang Wai, Fang Hong Gn, Liang Choo Hsia
  • Patent number: 8178368
    Abstract: A method of forming a device is disclosed. The method includes providing a substrate on which the device is formed. It also includes forming a test cell on the substrate. The test cell includes a defect programmed into the cell to facilitate defect detection.
    Type: Grant
    Filed: November 19, 2009
    Date of Patent: May 15, 2012
    Assignee: GlobalFoundries Singapore Pte. Ltd.
    Inventors: Victor Seng Keong Lim, Rachel Yie Fang Wai, Fang Hong Gn, Liang Choo Hsia
  • Publication number: 20110114949
    Abstract: A method of forming a device is disclosed. The method includes providing a substrate on which the device is formed. It also includes forming a test cell on the substrate. The test cell includes a defect programmed into the cell to facilitate defect detection.
    Type: Application
    Filed: November 19, 2009
    Publication date: May 19, 2011
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING, LTD.
    Inventors: Victor Seng Keong LIM, Rachel Yie Fang WAI, Fang Hong GN, Liang Choo HSIA
  • Publication number: 20110116085
    Abstract: A method of forming a device is disclosed. The method includes providing a substrate and processing a layer of the device on the substrate. The layer is inspected with an inspection tool for defects. The inspection tool is programmed with an inspection recipe determined from studying defects programmed into the layer at known locations.
    Type: Application
    Filed: November 19, 2009
    Publication date: May 19, 2011
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING, LTD.
    Inventors: Victor Seng Keong LIM, Rachel Yie Fang WAI, Fang Hong GN, Liang Choo HSIA
  • Publication number: 20110032348
    Abstract: A method of forming a device is presented. The method includes providing a substrate containing at least a partially formed device thereon. The device comprises at least one defect site. A pixilated image of the defect site is acquired, and each pixel comprises a grey level value (GLV). Surrounding noises of the defect site is eliminated. A point of the image is identified as the center of the defect. A plurality of iterations to exclude outer edge pixels surrounding the center of the defect image is performed. The defect is categorized as a killer or non-killer defect.
    Type: Application
    Filed: August 7, 2009
    Publication date: February 10, 2011
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING, LTD.
    Inventors: Barbara Fong Chin LIM, Keng Heng LAI, Tanya YANG, Victor Seng Keong LIM, Fang Hong GN, Liang Choo HSIA
  • Patent number: 6586143
    Abstract: A method for checking the position of alignment marks after a chemical mechanical polishing (CMP) process and automatically compensating for alignment of a wafer stepper based on the position checking is described. A wafer is provided having an alignment mark thereon for the purpose of aligning a reticle in the wafer stepper. The wafer is polished by CMP. Thereafter, alignment mark positioning is checked for deviation from a normal vectorial position of the alignment mark whereby information about the deviation is fed back to the wafer stepper and wherein the wafer stepper automatically compensates for correctable alignment error based on the deviation information.
    Type: Grant
    Filed: July 19, 2000
    Date of Patent: July 1, 2003
    Assignee: Chartered Semiconductor Manufacturing Ltd.
    Inventors: Juan Boon Tan, Tak Yan Tse, Sajan Marokkey Raphael, Fang Hong Gn
  • Patent number: 5677238
    Abstract: A method for fabricating an improved connection between active device regions in silicon, to an overlying metallization level, has been developed. The method produces contacts with superior and improved barrier integrity, which permits silicon device exposure to extended thermal process times and/or higher temperature processes without metal penetration into the silicon contact junction regions. The critical element is the addition of a conformal CVD tungsten layer in the multilayer barrier structure.
    Type: Grant
    Filed: April 29, 1996
    Date of Patent: October 14, 1997
    Assignee: Chartered Semiconductor Manufacturing PTE LTD
    Inventors: Fang Hong Gn, Sekar Ramamoorthy, Lap Chan, Che-Chia Wei